ksz9567_driver.h
Go to the documentation of this file.
1 /**
2  * @file ksz9567_driver.h
3  * @brief KSZ9567 7-port Gigabit Ethernet switch driver
4  *
5  * @section License
6  *
7  * SPDX-License-Identifier: GPL-2.0-or-later
8  *
9  * Copyright (C) 2010-2025 Oryx Embedded SARL. All rights reserved.
10  *
11  * This file is part of CycloneTCP Open.
12  *
13  * This program is free software; you can redistribute it and/or
14  * modify it under the terms of the GNU General Public License
15  * as published by the Free Software Foundation; either version 2
16  * of the License, or (at your option) any later version.
17  *
18  * This program is distributed in the hope that it will be useful,
19  * but WITHOUT ANY WARRANTY; without even the implied warranty of
20  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21  * GNU General Public License for more details.
22  *
23  * You should have received a copy of the GNU General Public License
24  * along with this program; if not, write to the Free Software Foundation,
25  * Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
26  *
27  * @author Oryx Embedded SARL (www.oryx-embedded.com)
28  * @version 2.5.4
29  **/
30 
31 #ifndef _KSZ9567_DRIVER_H
32 #define _KSZ9567_DRIVER_H
33 
34 //Dependencies
35 #include "core/nic.h"
36 
37 //Port identifiers
38 #define KSZ9567_PORT1 1
39 #define KSZ9567_PORT2 2
40 #define KSZ9567_PORT3 3
41 #define KSZ9567_PORT4 4
42 #define KSZ9567_PORT5 5
43 #define KSZ9567_PORT6 6
44 #define KSZ9567_PORT7 7
45 
46 //Port masks
47 #define KSZ9567_PORT_MASK 0x7F
48 #define KSZ9567_PORT1_MASK 0x01
49 #define KSZ9567_PORT2_MASK 0x02
50 #define KSZ9567_PORT3_MASK 0x04
51 #define KSZ9567_PORT4_MASK 0x08
52 #define KSZ9567_PORT5_MASK 0x10
53 #define KSZ9567_PORT6_MASK 0x20
54 #define KSZ9567_PORT7_MASK 0x40
55 
56 //SPI command byte
57 #define KSZ9567_SPI_CMD_WRITE 0x40000000
58 #define KSZ9567_SPI_CMD_READ 0x60000000
59 #define KSZ9567_SPI_CMD_ADDR 0x001FFFE0
60 
61 //Size of static and dynamic MAC tables
62 #define KSZ9567_STATIC_MAC_TABLE_SIZE 16
63 #define KSZ9567_DYNAMIC_MAC_TABLE_SIZE 4096
64 
65 //Tail tag rules (host to KSZ9567)
66 #define KSZ9567_TAIL_TAG_NORMAL_ADDR_LOOKUP 0x0400
67 #define KSZ9567_TAIL_TAG_PORT_BLOCKING_OVERRIDE 0x0200
68 #define KSZ9567_TAIL_TAG_PRIORITY 0x0180
69 #define KSZ9567_TAIL_TAG_DEST_PORT7 0x0040
70 #define KSZ9567_TAIL_TAG_DEST_PORT6 0x0020
71 #define KSZ9567_TAIL_TAG_DEST_PORT5 0x0010
72 #define KSZ9567_TAIL_TAG_DEST_PORT4 0x0008
73 #define KSZ9567_TAIL_TAG_DEST_PORT3 0x0004
74 #define KSZ9567_TAIL_TAG_DEST_PORT2 0x0002
75 #define KSZ9567_TAIL_TAG_DEST_PORT1 0x0001
76 
77 //Tail tag rules (KSZ9567 to host)
78 #define KSZ9567_TAIL_TAG_PTP_MSG 0x80
79 #define KSZ9567_TAIL_TAG_SRC_PORT 0x07
80 
81 //KSZ9567 PHY registers
82 #define KSZ9567_BMCR 0x00
83 #define KSZ9567_BMSR 0x01
84 #define KSZ9567_PHYID1 0x02
85 #define KSZ9567_PHYID2 0x03
86 #define KSZ9567_ANAR 0x04
87 #define KSZ9567_ANLPAR 0x05
88 #define KSZ9567_ANER 0x06
89 #define KSZ9567_ANNPR 0x07
90 #define KSZ9567_ANLPNPR 0x08
91 #define KSZ9567_GBCR 0x09
92 #define KSZ9567_GBSR 0x0A
93 #define KSZ9567_MMDACR 0x0D
94 #define KSZ9567_MMDAADR 0x0E
95 #define KSZ9567_GBESR 0x0F
96 #define KSZ9567_RLB 0x11
97 #define KSZ9567_LINKMD 0x12
98 #define KSZ9567_DPMAPCSS 0x13
99 #define KSZ9567_RXERCTR 0x15
100 #define KSZ9567_ICSR 0x1B
101 #define KSZ9567_AUTOMDI 0x1C
102 #define KSZ9567_PHYCON 0x1F
103 
104 //KSZ9567 MMD registers
105 #define KSZ9567_MMD_LED_MODE 0x02, 0x00
106 #define KSZ9567_MMD_EEE_ADV 0x07, 0x3C
107 
108 //KSZ9567 Switch registers
109 #define KSZ9567_CHIP_ID0 0x0000
110 #define KSZ9567_CHIP_ID1 0x0001
111 #define KSZ9567_CHIP_ID2 0x0002
112 #define KSZ9567_CHIP_ID3 0x0003
113 #define KSZ9567_PME_PIN_CTRL 0x0006
114 #define KSZ9567_GLOBAL_INT_STAT 0x0010
115 #define KSZ9567_GLOBAL_INT_MASK 0x0014
116 #define KSZ9567_GLOBAL_PORT_INT_STAT 0x0018
117 #define KSZ9567_GLOBAL_PORT_INT_MASK 0x001C
118 #define KSZ9567_SERIAL_IO_CTRL 0x0100
119 #define KSZ9567_OUT_CLK_CTRL 0x0103
120 #define KSZ9567_IBA_CTRL 0x0104
121 #define KSZ9567_IO_DRIVE_STRENGTH 0x010D
122 #define KSZ9567_IBA_OP_STAT1 0x0110
123 #define KSZ9567_LED_OVERRIDE 0x0120
124 #define KSZ9567_LED_OUTPUT 0x0124
125 #define KSZ9567_LED2_0_LED2_1_SRC 0x0128
126 #define KSZ9567_PWR_DOWN_CTRL0 0x0201
127 #define KSZ9567_LED_STRAP_IN 0x0210
128 #define KSZ9567_SWITCH_OP 0x0300
129 #define KSZ9567_SWITCH_MAC_ADDR0 0x0302
130 #define KSZ9567_SWITCH_MAC_ADDR1 0x0303
131 #define KSZ9567_SWITCH_MAC_ADDR2 0x0304
132 #define KSZ9567_SWITCH_MAC_ADDR3 0x0305
133 #define KSZ9567_SWITCH_MAC_ADDR4 0x0306
134 #define KSZ9567_SWITCH_MAC_ADDR5 0x0307
135 #define KSZ9567_SWITCH_MTU 0x0308
136 #define KSZ9567_SWITCH_ISP_TPID 0x030A
137 #define KSZ9567_SWITCH_LUE_CTRL0 0x0310
138 #define KSZ9567_SWITCH_LUE_CTRL1 0x0311
139 #define KSZ9567_SWITCH_LUE_CTRL2 0x0312
140 #define KSZ9567_SWITCH_LUE_CTRL3 0x0313
141 #define KSZ9567_ALU_TABLE_INT 0x0314
142 #define KSZ9567_ALU_TABLE_MASK 0x0315
143 #define KSZ9567_ALU_TABLE_ENTRY_INDEX0 0x0316
144 #define KSZ9567_ALU_TABLE_ENTRY_INDEX1 0x0318
145 #define KSZ9567_ALU_TABLE_ENTRY_INDEX2 0x031A
146 #define KSZ9567_UNKNOWN_UNICAST_CTRL 0x0320
147 #define KSZ9567_UNKONWN_MULTICAST_CTRL 0x0324
148 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL 0x0328
149 #define KSZ9567_SWITCH_MAC_CTRL0 0x0330
150 #define KSZ9567_SWITCH_MAC_CTRL1 0x0331
151 #define KSZ9567_SWITCH_MAC_CTRL2 0x0332
152 #define KSZ9567_SWITCH_MAC_CTRL3 0x0333
153 #define KSZ9567_SWITCH_MAC_CTRL4 0x0334
154 #define KSZ9567_SWITCH_MAC_CTRL5 0x0335
155 #define KSZ9567_SWITCH_MIB_CTRL 0x0336
156 #define KSZ9567_802_1P_PRIO_MAPPING0 0x0338
157 #define KSZ9567_802_1P_PRIO_MAPPING1 0x0339
158 #define KSZ9567_802_1P_PRIO_MAPPING2 0x033A
159 #define KSZ9567_802_1P_PRIO_MAPPING3 0x033B
160 #define KSZ9567_IP_DIFFSERV_PRIO_EN 0x033E
161 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING0 0x0340
162 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING1 0x0341
163 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING2 0x0342
164 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING3 0x0343
165 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING4 0x0344
166 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING5 0x0345
167 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING6 0x0346
168 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING7 0x0347
169 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING8 0x0348
170 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING9 0x0349
171 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING10 0x034A
172 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING11 0x034B
173 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING12 0x034C
174 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING13 0x034D
175 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING14 0x034E
176 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING15 0x034F
177 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING16 0x0350
178 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING17 0x0351
179 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING18 0x0352
180 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING19 0x0353
181 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING20 0x0354
182 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING21 0x0355
183 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING22 0x0356
184 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING23 0x0357
185 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING24 0x0358
186 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING25 0x0359
187 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING26 0x035A
188 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING27 0x035B
189 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING28 0x035C
190 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING29 0x035D
191 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING30 0x035E
192 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING31 0x035F
193 #define KSZ9567_GLOBAL_PORT_MIRROR_SNOOP_CTRL 0x0370
194 #define KSZ9567_WRED_DIFFSERV_COLOR_MAPPING 0x0378
195 #define KSZ9567_PTP_EVENT_MSG_PRIO 0x037C
196 #define KSZ9567_PTP_NON_EVENT_MSG_PRIO 0x037D
197 #define KSZ9567_QUEUE_MGMT_CTRL0 0x0390
198 #define KSZ9567_VLAN_TABLE_ENTRY0 0x0400
199 #define KSZ9567_VLAN_TABLE_ENTRY1 0x0404
200 #define KSZ9567_VLAN_TABLE_ENTRY2 0x0408
201 #define KSZ9567_VLAN_TABLE_INDEX 0x040C
202 #define KSZ9567_VLAN_TABLE_ACCESS_CTRL 0x040E
203 #define KSZ9567_ALU_TABLE_INDEX0 0x0410
204 #define KSZ9567_ALU_TABLE_INDEX1 0x0414
205 #define KSZ9567_ALU_TABLE_CTRL 0x0418
206 #define KSZ9567_STATIC_MCAST_TABLE_CTRL 0x041C
207 #define KSZ9567_ALU_TABLE_ENTRY1 0x0420
208 #define KSZ9567_STATIC_TABLE_ENTRY1 0x0420
209 #define KSZ9567_ALU_TABLE_ENTRY2 0x0424
210 #define KSZ9567_STATIC_TABLE_ENTRY2 0x0424
211 #define KSZ9567_RES_MCAST_TABLE_ENTRY2 0x0424
212 #define KSZ9567_ALU_TABLE_ENTRY3 0x0428
213 #define KSZ9567_STATIC_TABLE_ENTRY3 0x0428
214 #define KSZ9567_ALU_TABLE_ENTRY4 0x042C
215 #define KSZ9567_STATIC_TABLE_ENTRY4 0x042C
216 #define KSZ9567_GLOBAL_PTP_CLK_CTRL 0x0500
217 #define KSZ9567_GLOBAL_PTP_RTC_CLK_PHASE 0x0502
218 #define KSZ9567_GLOBAL_PTP_RTC_CLK_NS_H 0x0504
219 #define KSZ9567_GLOBAL_PTP_RTC_CLK_NS_L 0x0506
220 #define KSZ9567_GLOBAL_PTP_RTC_CLK_S_H 0x0508
221 #define KSZ9567_GLOBAL_PTP_RTC_CLK_S_L 0x050A
222 #define KSZ9567_GLOBAL_PTP_CLK_SUB_NS_RATE_H 0x050C
223 #define KSZ9567_GLOBAL_PTP_CLK_SUB_NS_RATE_L 0x050E
224 #define KSZ9567_GLOBAL_PTP_CLK_TEMP_ADJ_DURATION_H 0x0510
225 #define KSZ9567_GLOBAL_PTP_CLK_TEMP_ADJ_DURATION_L 0x0512
226 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1 0x0514
227 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG2 0x0516
228 #define KSZ9567_GLOBAL_PTP_DOMAIN_VERSION 0x0518
229 #define KSZ9567_GLOBAL_PTP_UNIT_INDEX 0x0520
230 #define KSZ9567_GPIO_STATUS_MONITOR0 0x0524
231 #define KSZ9567_GPIO_STATUS_MONITOR1 0x0528
232 #define KSZ9567_TS_CTRL_STAT 0x052C
233 #define KSZ9567_TOU_TARGET_TIME_NS 0x0530
234 #define KSZ9567_TOU_TARGET_TIME_S 0x0534
235 #define KSZ9567_TOU_CTRL1 0x0538
236 #define KSZ9567_TOU_CTRL2 0x053C
237 #define KSZ9567_TOU_CTRL3 0x0540
238 #define KSZ9567_TOU_CTRL4 0x0544
239 #define KSZ9567_TOU_CTRL5 0x0548
240 #define KSZ9567_TS_STAT_CTRL 0x0550
241 #define KSZ9567_TS_SAMPLE1_TIME_NS 0x0554
242 #define KSZ9567_TS_SAMPLE1_TIME_S 0x0558
243 #define KSZ9567_TS_SAMPLE1_TIME_PHASE 0x055C
244 #define KSZ9567_TS_SAMPLE2_TIME_NS 0x0560
245 #define KSZ9567_TS_SAMPLE2_TIME_S 0x0564
246 #define KSZ9567_TS_SAMPLE2_TIME_PHASE 0x0568
247 #define KSZ9567_TS_SAMPLE3_TIME_NS 0x056C
248 #define KSZ9567_TS_SAMPLE3_TIME_S 0x0570
249 #define KSZ9567_TS_SAMPLE3_TIME_PHASE 0x0574
250 #define KSZ9567_TS_SAMPLE4_TIME_NS 0x0578
251 #define KSZ9567_TS_SAMPLE4_TIME_S 0x057C
252 #define KSZ9567_TS_SAMPLE4_TIME_PHASE 0x0580
253 #define KSZ9567_TS_SAMPLE5_TIME_NS 0x0584
254 #define KSZ9567_TS_SAMPLE5_TIME_S 0x0588
255 #define KSZ9567_TS_SAMPLE5_TIME_PHASE 0x058C
256 #define KSZ9567_TS_SAMPLE6_TIME_NS 0x0590
257 #define KSZ9567_TS_SAMPLE6_TIME_S 0x0594
258 #define KSZ9567_TS_SAMPLE6_TIME_PHASE 0x0598
259 #define KSZ9567_TS_SAMPLE7_TIME_NS 0x059C
260 #define KSZ9567_TS_SAMPLE7_TIME_S 0x05A0
261 #define KSZ9567_TS_SAMPLE7_TIME_PHASE 0x05A4
262 #define KSZ9567_TS_SAMPLE8_TIME_NS 0x05A8
263 #define KSZ9567_TS_SAMPLE8_TIME_S 0x05AC
264 #define KSZ9567_TS_SAMPLE8_TIME_PHASE 0x05B0
265 #define KSZ9567_PORT1_DEFAULT_TAG0 0x1000
266 #define KSZ9567_PORT1_DEFAULT_TAG1 0x1001
267 #define KSZ9567_PORT1_PME_WOL_EVENT 0x1013
268 #define KSZ9567_PORT1_PME_WOL_EN 0x1017
269 #define KSZ9567_PORT1_INT_STATUS 0x101B
270 #define KSZ9567_PORT1_INT_MASK 0x101F
271 #define KSZ9567_PORT1_OP_CTRL0 0x1020
272 #define KSZ9567_PORT1_STATUS 0x1030
273 #define KSZ9567_PORT1_MAC_CTRL0 0x1400
274 #define KSZ9567_PORT1_MAC_CTRL1 0x1401
275 #define KSZ9567_PORT1_IG_RATE_LIMIT_CTRL 0x1403
276 #define KSZ9567_PORT1_PRIO0_IG_LIMIT_CTRL 0x1410
277 #define KSZ9567_PORT1_PRIO1_IG_LIMIT_CTRL 0x1411
278 #define KSZ9567_PORT1_PRIO2_IG_LIMIT_CTRL 0x1412
279 #define KSZ9567_PORT1_PRIO3_IG_LIMIT_CTRL 0x1413
280 #define KSZ9567_PORT1_PRIO4_IG_LIMIT_CTRL 0x1414
281 #define KSZ9567_PORT1_PRIO5_IG_LIMIT_CTRL 0x1415
282 #define KSZ9567_PORT1_PRIO6_IG_LIMIT_CTRL 0x1416
283 #define KSZ9567_PORT1_PRIO7_IG_LIMIT_CTRL 0x1417
284 #define KSZ9567_PORT1_QUEUE0_EG_LIMIT_CTRL 0x1420
285 #define KSZ9567_PORT1_QUEUE1_EG_LIMIT_CTRL 0x1421
286 #define KSZ9567_PORT1_QUEUE2_EG_LIMIT_CTRL 0x1422
287 #define KSZ9567_PORT1_QUEUE3_EG_LIMIT_CTRL 0x1423
288 #define KSZ9567_PORT1_MIB_CTRL_STAT 0x1500
289 #define KSZ9567_PORT1_MIB_DATA 0x1504
290 #define KSZ9567_PORT1_ACL_ACCESS0 0x1600
291 #define KSZ9567_PORT1_ACL_ACCESS1 0x1601
292 #define KSZ9567_PORT1_ACL_ACCESS2 0x1602
293 #define KSZ9567_PORT1_ACL_ACCESS3 0x1603
294 #define KSZ9567_PORT1_ACL_ACCESS4 0x1604
295 #define KSZ9567_PORT1_ACL_ACCESS5 0x1605
296 #define KSZ9567_PORT1_ACL_ACCESS6 0x1606
297 #define KSZ9567_PORT1_ACL_ACCESS7 0x1607
298 #define KSZ9567_PORT1_ACL_ACCESS8 0x1608
299 #define KSZ9567_PORT1_ACL_ACCESS9 0x1609
300 #define KSZ9567_PORT1_ACL_ACCESS10 0x160A
301 #define KSZ9567_PORT1_ACL_ACCESS11 0x160B
302 #define KSZ9567_PORT1_ACL_ACCESS12 0x160C
303 #define KSZ9567_PORT1_ACL_ACCESS13 0x160D
304 #define KSZ9567_PORT1_ACL_ACCESS14 0x160E
305 #define KSZ9567_PORT1_ACL_ACCESS15 0x160F
306 #define KSZ9567_PORT1_ACL_BYTE_EN_MSB 0x1610
307 #define KSZ9567_PORT1_ACL_BYTE_EN_LSB 0x1611
308 #define KSZ9567_PORT1_ACL_ACCESS_CTRL0 0x1612
309 #define KSZ9567_PORT1_MIRRORING_CTRL 0x1800
310 #define KSZ9567_PORT1_PRIO_CTRL 0x1801
311 #define KSZ9567_PORT1_IG_MAC_CTRL 0x1802
312 #define KSZ9567_PORT1_AUTH_CTRL 0x1803
313 #define KSZ9567_PORT1_PTR 0x1804
314 #define KSZ9567_PORT1_PRIO_TO_QUEUE_MAPPING 0x1808
315 #define KSZ9567_PORT1_POLICE_CTRL 0x180C
316 #define KSZ9567_PORT1_POLICE_QUEUE_RATE 0x1820
317 #define KSZ9567_PORT1_POLICE_QUEUE_BURST_SIZE 0x1824
318 #define KSZ9567_PORT1_WRED_PKT_MEM_CTRL0 0x1830
319 #define KSZ9567_PORT1_WRED_PKT_MEM_CTRL1 0x1834
320 #define KSZ9567_PORT1_WRED_QUEUE_CTRL0 0x1840
321 #define KSZ9567_PORT1_WRED_QUEUE_CTRL1 0x1844
322 #define KSZ9567_PORT1_WRED_QUEUE_PERF_MON_CTRL 0x1848
323 #define KSZ9567_PORT1_TX_QUEUE_INDEX 0x1900
324 #define KSZ9567_PORT1_TX_QUEUE_PVID 0x1904
325 #define KSZ9567_PORT1_TX_QUEUE_CTRL0 0x1914
326 #define KSZ9567_PORT1_TX_QUEUE_CTRL1 0x1915
327 #define KSZ9567_PORT1_TX_CREDIT_SHAPER_CTRL0 0x1916
328 #define KSZ9567_PORT1_TX_CREDIT_SHAPER_CTRL1 0x1918
329 #define KSZ9567_PORT1_TX_CREDIT_SHAPER_CTRL2 0x191A
330 #define KSZ9567_PORT1_CTRL0 0x1A00
331 #define KSZ9567_PORT1_CTRL1 0x1A04
332 #define KSZ9567_PORT1_CTRL2 0x1B00
333 #define KSZ9567_PORT1_MSTP_PTR 0x1B01
334 #define KSZ9567_PORT1_MSTP_STATE 0x1B04
335 #define KSZ9567_PORT1_PTP_RX_LATENCY 0x1C00
336 #define KSZ9567_PORT1_PTP_TX_LATENCY 0x1C02
337 #define KSZ9567_PORT1_PTP_ASYM_CORRECTION 0x1C04
338 #define KSZ9567_PORT1_PTP_XDLY_REQ_TSH 0x1C08
339 #define KSZ9567_PORT1_PTP_XDLY_REQ_TSL 0x1C0A
340 #define KSZ9567_PORT1_PTP_SYNC_TSH 0x1C0C
341 #define KSZ9567_PORT1_PTP_SYNC_TSL 0x1C0E
342 #define KSZ9567_PORT1_PTP_PDLY_RESP_TSH 0x1C10
343 #define KSZ9567_PORT1_PTP_PDLY_RESP_TSL 0x1C12
344 #define KSZ9567_PORT1_PTP_TS_INT_STAT 0x1C14
345 #define KSZ9567_PORT1_PTP_TS_INT_EN 0x1C16
346 #define KSZ9567_PORT1_PTP_LINK_DELAY 0x1C18
347 #define KSZ9567_PORT2_DEFAULT_TAG0 0x2000
348 #define KSZ9567_PORT2_DEFAULT_TAG1 0x2001
349 #define KSZ9567_PORT2_PME_WOL_EVENT 0x2013
350 #define KSZ9567_PORT2_PME_WOL_EN 0x2017
351 #define KSZ9567_PORT2_INT_STATUS 0x201B
352 #define KSZ9567_PORT2_INT_MASK 0x201F
353 #define KSZ9567_PORT2_OP_CTRL0 0x2020
354 #define KSZ9567_PORT2_STATUS 0x2030
355 #define KSZ9567_PORT2_MAC_CTRL0 0x2400
356 #define KSZ9567_PORT2_MAC_CTRL1 0x2401
357 #define KSZ9567_PORT2_IG_RATE_LIMIT_CTRL 0x2403
358 #define KSZ9567_PORT2_PRIO0_IG_LIMIT_CTRL 0x2410
359 #define KSZ9567_PORT2_PRIO1_IG_LIMIT_CTRL 0x2411
360 #define KSZ9567_PORT2_PRIO2_IG_LIMIT_CTRL 0x2412
361 #define KSZ9567_PORT2_PRIO3_IG_LIMIT_CTRL 0x2413
362 #define KSZ9567_PORT2_PRIO4_IG_LIMIT_CTRL 0x2414
363 #define KSZ9567_PORT2_PRIO5_IG_LIMIT_CTRL 0x2415
364 #define KSZ9567_PORT2_PRIO6_IG_LIMIT_CTRL 0x2416
365 #define KSZ9567_PORT2_PRIO7_IG_LIMIT_CTRL 0x2417
366 #define KSZ9567_PORT2_QUEUE0_EG_LIMIT_CTRL 0x2420
367 #define KSZ9567_PORT2_QUEUE1_EG_LIMIT_CTRL 0x2421
368 #define KSZ9567_PORT2_QUEUE2_EG_LIMIT_CTRL 0x2422
369 #define KSZ9567_PORT2_QUEUE3_EG_LIMIT_CTRL 0x2423
370 #define KSZ9567_PORT2_MIB_CTRL_STAT 0x2500
371 #define KSZ9567_PORT2_MIB_DATA 0x2504
372 #define KSZ9567_PORT2_ACL_ACCESS0 0x2600
373 #define KSZ9567_PORT2_ACL_ACCESS1 0x2601
374 #define KSZ9567_PORT2_ACL_ACCESS2 0x2602
375 #define KSZ9567_PORT2_ACL_ACCESS3 0x2603
376 #define KSZ9567_PORT2_ACL_ACCESS4 0x2604
377 #define KSZ9567_PORT2_ACL_ACCESS5 0x2605
378 #define KSZ9567_PORT2_ACL_ACCESS6 0x2606
379 #define KSZ9567_PORT2_ACL_ACCESS7 0x2607
380 #define KSZ9567_PORT2_ACL_ACCESS8 0x2608
381 #define KSZ9567_PORT2_ACL_ACCESS9 0x2609
382 #define KSZ9567_PORT2_ACL_ACCESS10 0x260A
383 #define KSZ9567_PORT2_ACL_ACCESS11 0x260B
384 #define KSZ9567_PORT2_ACL_ACCESS12 0x260C
385 #define KSZ9567_PORT2_ACL_ACCESS13 0x260D
386 #define KSZ9567_PORT2_ACL_ACCESS14 0x260E
387 #define KSZ9567_PORT2_ACL_ACCESS15 0x260F
388 #define KSZ9567_PORT2_ACL_BYTE_EN_MSB 0x2610
389 #define KSZ9567_PORT2_ACL_BYTE_EN_LSB 0x2611
390 #define KSZ9567_PORT2_ACL_ACCESS_CTRL0 0x2612
391 #define KSZ9567_PORT2_MIRRORING_CTRL 0x2800
392 #define KSZ9567_PORT2_PRIO_CTRL 0x2801
393 #define KSZ9567_PORT2_IG_MAC_CTRL 0x2802
394 #define KSZ9567_PORT2_AUTH_CTRL 0x2803
395 #define KSZ9567_PORT2_PTR 0x2804
396 #define KSZ9567_PORT2_PRIO_TO_QUEUE_MAPPING 0x2808
397 #define KSZ9567_PORT2_POLICE_CTRL 0x280C
398 #define KSZ9567_PORT2_POLICE_QUEUE_RATE 0x2820
399 #define KSZ9567_PORT2_POLICE_QUEUE_BURST_SIZE 0x2824
400 #define KSZ9567_PORT2_WRED_PKT_MEM_CTRL0 0x2830
401 #define KSZ9567_PORT2_WRED_PKT_MEM_CTRL1 0x2834
402 #define KSZ9567_PORT2_WRED_QUEUE_CTRL0 0x2840
403 #define KSZ9567_PORT2_WRED_QUEUE_CTRL1 0x2844
404 #define KSZ9567_PORT2_WRED_QUEUE_PERF_MON_CTRL 0x2848
405 #define KSZ9567_PORT2_TX_QUEUE_INDEX 0x2900
406 #define KSZ9567_PORT2_TX_QUEUE_PVID 0x2904
407 #define KSZ9567_PORT2_TX_QUEUE_CTRL0 0x2914
408 #define KSZ9567_PORT2_TX_QUEUE_CTRL1 0x2915
409 #define KSZ9567_PORT2_TX_CREDIT_SHAPER_CTRL0 0x2916
410 #define KSZ9567_PORT2_TX_CREDIT_SHAPER_CTRL1 0x2918
411 #define KSZ9567_PORT2_TX_CREDIT_SHAPER_CTRL2 0x291A
412 #define KSZ9567_PORT2_CTRL0 0x2A00
413 #define KSZ9567_PORT2_CTRL1 0x2A04
414 #define KSZ9567_PORT2_CTRL2 0x2B00
415 #define KSZ9567_PORT2_MSTP_PTR 0x2B01
416 #define KSZ9567_PORT2_MSTP_STATE 0x2B04
417 #define KSZ9567_PORT2_PTP_RX_LATENCY 0x2C00
418 #define KSZ9567_PORT2_PTP_TX_LATENCY 0x2C02
419 #define KSZ9567_PORT2_PTP_ASYM_CORRECTION 0x2C04
420 #define KSZ9567_PORT2_PTP_XDLY_REQ_TSH 0x2C08
421 #define KSZ9567_PORT2_PTP_XDLY_REQ_TSL 0x2C0A
422 #define KSZ9567_PORT2_PTP_SYNC_TSH 0x2C0C
423 #define KSZ9567_PORT2_PTP_SYNC_TSL 0x2C0E
424 #define KSZ9567_PORT2_PTP_PDLY_RESP_TSH 0x2C10
425 #define KSZ9567_PORT2_PTP_PDLY_RESP_TSL 0x2C12
426 #define KSZ9567_PORT2_PTP_TS_INT_STAT 0x2C14
427 #define KSZ9567_PORT2_PTP_TS_INT_EN 0x2C16
428 #define KSZ9567_PORT2_PTP_LINK_DELAY 0x2C18
429 #define KSZ9567_PORT3_DEFAULT_TAG0 0x3000
430 #define KSZ9567_PORT3_DEFAULT_TAG1 0x3001
431 #define KSZ9567_PORT3_PME_WOL_EVENT 0x3013
432 #define KSZ9567_PORT3_PME_WOL_EN 0x3017
433 #define KSZ9567_PORT3_INT_STATUS 0x301B
434 #define KSZ9567_PORT3_INT_MASK 0x301F
435 #define KSZ9567_PORT3_OP_CTRL0 0x3020
436 #define KSZ9567_PORT3_STATUS 0x3030
437 #define KSZ9567_PORT3_MAC_CTRL0 0x3400
438 #define KSZ9567_PORT3_MAC_CTRL1 0x3401
439 #define KSZ9567_PORT3_IG_RATE_LIMIT_CTRL 0x3403
440 #define KSZ9567_PORT3_PRIO0_IG_LIMIT_CTRL 0x3410
441 #define KSZ9567_PORT3_PRIO1_IG_LIMIT_CTRL 0x3411
442 #define KSZ9567_PORT3_PRIO2_IG_LIMIT_CTRL 0x3412
443 #define KSZ9567_PORT3_PRIO3_IG_LIMIT_CTRL 0x3413
444 #define KSZ9567_PORT3_PRIO4_IG_LIMIT_CTRL 0x3414
445 #define KSZ9567_PORT3_PRIO5_IG_LIMIT_CTRL 0x3415
446 #define KSZ9567_PORT3_PRIO6_IG_LIMIT_CTRL 0x3416
447 #define KSZ9567_PORT3_PRIO7_IG_LIMIT_CTRL 0x3417
448 #define KSZ9567_PORT3_QUEUE0_EG_LIMIT_CTRL 0x3420
449 #define KSZ9567_PORT3_QUEUE1_EG_LIMIT_CTRL 0x3421
450 #define KSZ9567_PORT3_QUEUE2_EG_LIMIT_CTRL 0x3422
451 #define KSZ9567_PORT3_QUEUE3_EG_LIMIT_CTRL 0x3423
452 #define KSZ9567_PORT3_MIB_CTRL_STAT 0x3500
453 #define KSZ9567_PORT3_MIB_DATA 0x3504
454 #define KSZ9567_PORT3_ACL_ACCESS0 0x3600
455 #define KSZ9567_PORT3_ACL_ACCESS1 0x3601
456 #define KSZ9567_PORT3_ACL_ACCESS2 0x3602
457 #define KSZ9567_PORT3_ACL_ACCESS3 0x3603
458 #define KSZ9567_PORT3_ACL_ACCESS4 0x3604
459 #define KSZ9567_PORT3_ACL_ACCESS5 0x3605
460 #define KSZ9567_PORT3_ACL_ACCESS6 0x3606
461 #define KSZ9567_PORT3_ACL_ACCESS7 0x3607
462 #define KSZ9567_PORT3_ACL_ACCESS8 0x3608
463 #define KSZ9567_PORT3_ACL_ACCESS9 0x3609
464 #define KSZ9567_PORT3_ACL_ACCESS10 0x360A
465 #define KSZ9567_PORT3_ACL_ACCESS11 0x360B
466 #define KSZ9567_PORT3_ACL_ACCESS12 0x360C
467 #define KSZ9567_PORT3_ACL_ACCESS13 0x360D
468 #define KSZ9567_PORT3_ACL_ACCESS14 0x360E
469 #define KSZ9567_PORT3_ACL_ACCESS15 0x360F
470 #define KSZ9567_PORT3_ACL_BYTE_EN_MSB 0x3610
471 #define KSZ9567_PORT3_ACL_BYTE_EN_LSB 0x3611
472 #define KSZ9567_PORT3_ACL_ACCESS_CTRL0 0x3612
473 #define KSZ9567_PORT3_MIRRORING_CTRL 0x3800
474 #define KSZ9567_PORT3_PRIO_CTRL 0x3801
475 #define KSZ9567_PORT3_IG_MAC_CTRL 0x3802
476 #define KSZ9567_PORT3_AUTH_CTRL 0x3803
477 #define KSZ9567_PORT3_PTR 0x3804
478 #define KSZ9567_PORT3_PRIO_TO_QUEUE_MAPPING 0x3808
479 #define KSZ9567_PORT3_POLICE_CTRL 0x380C
480 #define KSZ9567_PORT3_POLICE_QUEUE_RATE 0x3820
481 #define KSZ9567_PORT3_POLICE_QUEUE_BURST_SIZE 0x3824
482 #define KSZ9567_PORT3_WRED_PKT_MEM_CTRL0 0x3830
483 #define KSZ9567_PORT3_WRED_PKT_MEM_CTRL1 0x3834
484 #define KSZ9567_PORT3_WRED_QUEUE_CTRL0 0x3840
485 #define KSZ9567_PORT3_WRED_QUEUE_CTRL1 0x3844
486 #define KSZ9567_PORT3_WRED_QUEUE_PERF_MON_CTRL 0x3848
487 #define KSZ9567_PORT3_TX_QUEUE_INDEX 0x3900
488 #define KSZ9567_PORT3_TX_QUEUE_PVID 0x3904
489 #define KSZ9567_PORT3_TX_QUEUE_CTRL0 0x3914
490 #define KSZ9567_PORT3_TX_QUEUE_CTRL1 0x3915
491 #define KSZ9567_PORT3_TX_CREDIT_SHAPER_CTRL0 0x3916
492 #define KSZ9567_PORT3_TX_CREDIT_SHAPER_CTRL1 0x3918
493 #define KSZ9567_PORT3_TX_CREDIT_SHAPER_CTRL2 0x391A
494 #define KSZ9567_PORT3_CTRL0 0x3A00
495 #define KSZ9567_PORT3_CTRL1 0x3A04
496 #define KSZ9567_PORT3_CTRL2 0x3B00
497 #define KSZ9567_PORT3_MSTP_PTR 0x3B01
498 #define KSZ9567_PORT3_MSTP_STATE 0x3B04
499 #define KSZ9567_PORT3_PTP_RX_LATENCY 0x3C00
500 #define KSZ9567_PORT3_PTP_TX_LATENCY 0x3C02
501 #define KSZ9567_PORT3_PTP_ASYM_CORRECTION 0x3C04
502 #define KSZ9567_PORT3_PTP_XDLY_REQ_TSH 0x3C08
503 #define KSZ9567_PORT3_PTP_XDLY_REQ_TSL 0x3C0A
504 #define KSZ9567_PORT3_PTP_SYNC_TSH 0x3C0C
505 #define KSZ9567_PORT3_PTP_SYNC_TSL 0x3C0E
506 #define KSZ9567_PORT3_PTP_PDLY_RESP_TSH 0x3C10
507 #define KSZ9567_PORT3_PTP_PDLY_RESP_TSL 0x3C12
508 #define KSZ9567_PORT3_PTP_TS_INT_STAT 0x3C14
509 #define KSZ9567_PORT3_PTP_TS_INT_EN 0x3C16
510 #define KSZ9567_PORT3_PTP_LINK_DELAY 0x3C18
511 #define KSZ9567_PORT4_DEFAULT_TAG0 0x4000
512 #define KSZ9567_PORT4_DEFAULT_TAG1 0x4001
513 #define KSZ9567_PORT4_PME_WOL_EVENT 0x4013
514 #define KSZ9567_PORT4_PME_WOL_EN 0x4017
515 #define KSZ9567_PORT4_INT_STATUS 0x401B
516 #define KSZ9567_PORT4_INT_MASK 0x401F
517 #define KSZ9567_PORT4_OP_CTRL0 0x4020
518 #define KSZ9567_PORT4_STATUS 0x4030
519 #define KSZ9567_PORT4_MAC_CTRL0 0x4400
520 #define KSZ9567_PORT4_MAC_CTRL1 0x4401
521 #define KSZ9567_PORT4_IG_RATE_LIMIT_CTRL 0x4403
522 #define KSZ9567_PORT4_PRIO0_IG_LIMIT_CTRL 0x4410
523 #define KSZ9567_PORT4_PRIO1_IG_LIMIT_CTRL 0x4411
524 #define KSZ9567_PORT4_PRIO2_IG_LIMIT_CTRL 0x4412
525 #define KSZ9567_PORT4_PRIO3_IG_LIMIT_CTRL 0x4413
526 #define KSZ9567_PORT4_PRIO4_IG_LIMIT_CTRL 0x4414
527 #define KSZ9567_PORT4_PRIO5_IG_LIMIT_CTRL 0x4415
528 #define KSZ9567_PORT4_PRIO6_IG_LIMIT_CTRL 0x4416
529 #define KSZ9567_PORT4_PRIO7_IG_LIMIT_CTRL 0x4417
530 #define KSZ9567_PORT4_QUEUE0_EG_LIMIT_CTRL 0x4420
531 #define KSZ9567_PORT4_QUEUE1_EG_LIMIT_CTRL 0x4421
532 #define KSZ9567_PORT4_QUEUE2_EG_LIMIT_CTRL 0x4422
533 #define KSZ9567_PORT4_QUEUE3_EG_LIMIT_CTRL 0x4423
534 #define KSZ9567_PORT4_MIB_CTRL_STAT 0x4500
535 #define KSZ9567_PORT4_MIB_DATA 0x4504
536 #define KSZ9567_PORT4_ACL_ACCESS0 0x4600
537 #define KSZ9567_PORT4_ACL_ACCESS1 0x4601
538 #define KSZ9567_PORT4_ACL_ACCESS2 0x4602
539 #define KSZ9567_PORT4_ACL_ACCESS3 0x4603
540 #define KSZ9567_PORT4_ACL_ACCESS4 0x4604
541 #define KSZ9567_PORT4_ACL_ACCESS5 0x4605
542 #define KSZ9567_PORT4_ACL_ACCESS6 0x4606
543 #define KSZ9567_PORT4_ACL_ACCESS7 0x4607
544 #define KSZ9567_PORT4_ACL_ACCESS8 0x4608
545 #define KSZ9567_PORT4_ACL_ACCESS9 0x4609
546 #define KSZ9567_PORT4_ACL_ACCESS10 0x460A
547 #define KSZ9567_PORT4_ACL_ACCESS11 0x460B
548 #define KSZ9567_PORT4_ACL_ACCESS12 0x460C
549 #define KSZ9567_PORT4_ACL_ACCESS13 0x460D
550 #define KSZ9567_PORT4_ACL_ACCESS14 0x460E
551 #define KSZ9567_PORT4_ACL_ACCESS15 0x460F
552 #define KSZ9567_PORT4_ACL_BYTE_EN_MSB 0x4610
553 #define KSZ9567_PORT4_ACL_BYTE_EN_LSB 0x4611
554 #define KSZ9567_PORT4_ACL_ACCESS_CTRL0 0x4612
555 #define KSZ9567_PORT4_MIRRORING_CTRL 0x4800
556 #define KSZ9567_PORT4_PRIO_CTRL 0x4801
557 #define KSZ9567_PORT4_IG_MAC_CTRL 0x4802
558 #define KSZ9567_PORT4_AUTH_CTRL 0x4803
559 #define KSZ9567_PORT4_PTR 0x4804
560 #define KSZ9567_PORT4_PRIO_TO_QUEUE_MAPPING 0x4808
561 #define KSZ9567_PORT4_POLICE_CTRL 0x480C
562 #define KSZ9567_PORT4_POLICE_QUEUE_RATE 0x4820
563 #define KSZ9567_PORT4_POLICE_QUEUE_BURST_SIZE 0x4824
564 #define KSZ9567_PORT4_WRED_PKT_MEM_CTRL0 0x4830
565 #define KSZ9567_PORT4_WRED_PKT_MEM_CTRL1 0x4834
566 #define KSZ9567_PORT4_WRED_QUEUE_CTRL0 0x4840
567 #define KSZ9567_PORT4_WRED_QUEUE_CTRL1 0x4844
568 #define KSZ9567_PORT4_WRED_QUEUE_PERF_MON_CTRL 0x4848
569 #define KSZ9567_PORT4_TX_QUEUE_INDEX 0x4900
570 #define KSZ9567_PORT4_TX_QUEUE_PVID 0x4904
571 #define KSZ9567_PORT4_TX_QUEUE_CTRL0 0x4914
572 #define KSZ9567_PORT4_TX_QUEUE_CTRL1 0x4915
573 #define KSZ9567_PORT4_TX_CREDIT_SHAPER_CTRL0 0x4916
574 #define KSZ9567_PORT4_TX_CREDIT_SHAPER_CTRL1 0x4918
575 #define KSZ9567_PORT4_TX_CREDIT_SHAPER_CTRL2 0x491A
576 #define KSZ9567_PORT4_CTRL0 0x4A00
577 #define KSZ9567_PORT4_CTRL1 0x4A04
578 #define KSZ9567_PORT4_CTRL2 0x4B00
579 #define KSZ9567_PORT4_MSTP_PTR 0x4B01
580 #define KSZ9567_PORT4_MSTP_STATE 0x4B04
581 #define KSZ9567_PORT4_PTP_RX_LATENCY 0x4C00
582 #define KSZ9567_PORT4_PTP_TX_LATENCY 0x4C02
583 #define KSZ9567_PORT4_PTP_ASYM_CORRECTION 0x4C04
584 #define KSZ9567_PORT4_PTP_XDLY_REQ_TSH 0x4C08
585 #define KSZ9567_PORT4_PTP_XDLY_REQ_TSL 0x4C0A
586 #define KSZ9567_PORT4_PTP_SYNC_TSH 0x4C0C
587 #define KSZ9567_PORT4_PTP_SYNC_TSL 0x4C0E
588 #define KSZ9567_PORT4_PTP_PDLY_RESP_TSH 0x4C10
589 #define KSZ9567_PORT4_PTP_PDLY_RESP_TSL 0x4C12
590 #define KSZ9567_PORT4_PTP_TS_INT_STAT 0x4C14
591 #define KSZ9567_PORT4_PTP_TS_INT_EN 0x4C16
592 #define KSZ9567_PORT4_PTP_LINK_DELAY 0x4C18
593 #define KSZ9567_PORT5_DEFAULT_TAG0 0x5000
594 #define KSZ9567_PORT5_DEFAULT_TAG1 0x5001
595 #define KSZ9567_PORT5_PME_WOL_EVENT 0x5013
596 #define KSZ9567_PORT5_PME_WOL_EN 0x5017
597 #define KSZ9567_PORT5_INT_STATUS 0x501B
598 #define KSZ9567_PORT5_INT_MASK 0x501F
599 #define KSZ9567_PORT5_OP_CTRL0 0x5020
600 #define KSZ9567_PORT5_STATUS 0x5030
601 #define KSZ9567_PORT5_MAC_CTRL0 0x5400
602 #define KSZ9567_PORT5_MAC_CTRL1 0x5401
603 #define KSZ9567_PORT5_IG_RATE_LIMIT_CTRL 0x5403
604 #define KSZ9567_PORT5_PRIO0_IG_LIMIT_CTRL 0x5410
605 #define KSZ9567_PORT5_PRIO1_IG_LIMIT_CTRL 0x5411
606 #define KSZ9567_PORT5_PRIO2_IG_LIMIT_CTRL 0x5412
607 #define KSZ9567_PORT5_PRIO3_IG_LIMIT_CTRL 0x5413
608 #define KSZ9567_PORT5_PRIO4_IG_LIMIT_CTRL 0x5414
609 #define KSZ9567_PORT5_PRIO5_IG_LIMIT_CTRL 0x5415
610 #define KSZ9567_PORT5_PRIO6_IG_LIMIT_CTRL 0x5416
611 #define KSZ9567_PORT5_PRIO7_IG_LIMIT_CTRL 0x5417
612 #define KSZ9567_PORT5_QUEUE0_EG_LIMIT_CTRL 0x5420
613 #define KSZ9567_PORT5_QUEUE1_EG_LIMIT_CTRL 0x5421
614 #define KSZ9567_PORT5_QUEUE2_EG_LIMIT_CTRL 0x5422
615 #define KSZ9567_PORT5_QUEUE3_EG_LIMIT_CTRL 0x5423
616 #define KSZ9567_PORT5_MIB_CTRL_STAT 0x5500
617 #define KSZ9567_PORT5_MIB_DATA 0x5504
618 #define KSZ9567_PORT5_ACL_ACCESS0 0x5600
619 #define KSZ9567_PORT5_ACL_ACCESS1 0x5601
620 #define KSZ9567_PORT5_ACL_ACCESS2 0x5602
621 #define KSZ9567_PORT5_ACL_ACCESS3 0x5603
622 #define KSZ9567_PORT5_ACL_ACCESS4 0x5604
623 #define KSZ9567_PORT5_ACL_ACCESS5 0x5605
624 #define KSZ9567_PORT5_ACL_ACCESS6 0x5606
625 #define KSZ9567_PORT5_ACL_ACCESS7 0x5607
626 #define KSZ9567_PORT5_ACL_ACCESS8 0x5608
627 #define KSZ9567_PORT5_ACL_ACCESS9 0x5609
628 #define KSZ9567_PORT5_ACL_ACCESS10 0x560A
629 #define KSZ9567_PORT5_ACL_ACCESS11 0x560B
630 #define KSZ9567_PORT5_ACL_ACCESS12 0x560C
631 #define KSZ9567_PORT5_ACL_ACCESS13 0x560D
632 #define KSZ9567_PORT5_ACL_ACCESS14 0x560E
633 #define KSZ9567_PORT5_ACL_ACCESS15 0x560F
634 #define KSZ9567_PORT5_ACL_BYTE_EN_MSB 0x5610
635 #define KSZ9567_PORT5_ACL_BYTE_EN_LSB 0x5611
636 #define KSZ9567_PORT5_ACL_ACCESS_CTRL0 0x5612
637 #define KSZ9567_PORT5_MIRRORING_CTRL 0x5800
638 #define KSZ9567_PORT5_PRIO_CTRL 0x5801
639 #define KSZ9567_PORT5_IG_MAC_CTRL 0x5802
640 #define KSZ9567_PORT5_AUTH_CTRL 0x5803
641 #define KSZ9567_PORT5_PTR 0x5804
642 #define KSZ9567_PORT5_PRIO_TO_QUEUE_MAPPING 0x5808
643 #define KSZ9567_PORT5_POLICE_CTRL 0x580C
644 #define KSZ9567_PORT5_POLICE_QUEUE_RATE 0x5820
645 #define KSZ9567_PORT5_POLICE_QUEUE_BURST_SIZE 0x5824
646 #define KSZ9567_PORT5_WRED_PKT_MEM_CTRL0 0x5830
647 #define KSZ9567_PORT5_WRED_PKT_MEM_CTRL1 0x5834
648 #define KSZ9567_PORT5_WRED_QUEUE_CTRL0 0x5840
649 #define KSZ9567_PORT5_WRED_QUEUE_CTRL1 0x5844
650 #define KSZ9567_PORT5_WRED_QUEUE_PERF_MON_CTRL 0x5848
651 #define KSZ9567_PORT5_TX_QUEUE_INDEX 0x5900
652 #define KSZ9567_PORT5_TX_QUEUE_PVID 0x5904
653 #define KSZ9567_PORT5_TX_QUEUE_CTRL0 0x5914
654 #define KSZ9567_PORT5_TX_QUEUE_CTRL1 0x5915
655 #define KSZ9567_PORT5_TX_CREDIT_SHAPER_CTRL0 0x5916
656 #define KSZ9567_PORT5_TX_CREDIT_SHAPER_CTRL1 0x5918
657 #define KSZ9567_PORT5_TX_CREDIT_SHAPER_CTRL2 0x591A
658 #define KSZ9567_PORT5_CTRL0 0x5A00
659 #define KSZ9567_PORT5_CTRL1 0x5A04
660 #define KSZ9567_PORT5_CTRL2 0x5B00
661 #define KSZ9567_PORT5_MSTP_PTR 0x5B01
662 #define KSZ9567_PORT5_MSTP_STATE 0x5B04
663 #define KSZ9567_PORT5_PTP_RX_LATENCY 0x5C00
664 #define KSZ9567_PORT5_PTP_TX_LATENCY 0x5C02
665 #define KSZ9567_PORT5_PTP_ASYM_CORRECTION 0x5C04
666 #define KSZ9567_PORT5_PTP_XDLY_REQ_TSH 0x5C08
667 #define KSZ9567_PORT5_PTP_XDLY_REQ_TSL 0x5C0A
668 #define KSZ9567_PORT5_PTP_SYNC_TSH 0x5C0C
669 #define KSZ9567_PORT5_PTP_SYNC_TSL 0x5C0E
670 #define KSZ9567_PORT5_PTP_PDLY_RESP_TSH 0x5C10
671 #define KSZ9567_PORT5_PTP_PDLY_RESP_TSL 0x5C12
672 #define KSZ9567_PORT5_PTP_TS_INT_STAT 0x5C14
673 #define KSZ9567_PORT5_PTP_TS_INT_EN 0x5C16
674 #define KSZ9567_PORT5_PTP_LINK_DELAY 0x5C18
675 #define KSZ9567_PORT6_DEFAULT_TAG0 0x6000
676 #define KSZ9567_PORT6_DEFAULT_TAG1 0x6001
677 #define KSZ9567_PORT6_PME_WOL_EVENT 0x6013
678 #define KSZ9567_PORT6_PME_WOL_EN 0x6017
679 #define KSZ9567_PORT6_INT_STATUS 0x601B
680 #define KSZ9567_PORT6_INT_MASK 0x601F
681 #define KSZ9567_PORT6_OP_CTRL0 0x6020
682 #define KSZ9567_PORT6_STATUS 0x6030
683 #define KSZ9567_PORT6_XMII_CTRL0 0x6300
684 #define KSZ9567_PORT6_XMII_CTRL1 0x6301
685 #define KSZ9567_PORT6_MAC_CTRL0 0x6400
686 #define KSZ9567_PORT6_MAC_CTRL1 0x6401
687 #define KSZ9567_PORT6_IG_RATE_LIMIT_CTRL 0x6403
688 #define KSZ9567_PORT6_PRIO0_IG_LIMIT_CTRL 0x6410
689 #define KSZ9567_PORT6_PRIO1_IG_LIMIT_CTRL 0x6411
690 #define KSZ9567_PORT6_PRIO2_IG_LIMIT_CTRL 0x6412
691 #define KSZ9567_PORT6_PRIO3_IG_LIMIT_CTRL 0x6413
692 #define KSZ9567_PORT6_PRIO4_IG_LIMIT_CTRL 0x6414
693 #define KSZ9567_PORT6_PRIO5_IG_LIMIT_CTRL 0x6415
694 #define KSZ9567_PORT6_PRIO6_IG_LIMIT_CTRL 0x6416
695 #define KSZ9567_PORT6_PRIO7_IG_LIMIT_CTRL 0x6417
696 #define KSZ9567_PORT6_QUEUE0_EG_LIMIT_CTRL 0x6420
697 #define KSZ9567_PORT6_QUEUE1_EG_LIMIT_CTRL 0x6421
698 #define KSZ9567_PORT6_QUEUE2_EG_LIMIT_CTRL 0x6422
699 #define KSZ9567_PORT6_QUEUE3_EG_LIMIT_CTRL 0x6423
700 #define KSZ9567_PORT6_MIB_CTRL_STAT 0x6500
701 #define KSZ9567_PORT6_MIB_DATA 0x6504
702 #define KSZ9567_PORT6_ACL_ACCESS0 0x6600
703 #define KSZ9567_PORT6_ACL_ACCESS1 0x6601
704 #define KSZ9567_PORT6_ACL_ACCESS2 0x6602
705 #define KSZ9567_PORT6_ACL_ACCESS3 0x6603
706 #define KSZ9567_PORT6_ACL_ACCESS4 0x6604
707 #define KSZ9567_PORT6_ACL_ACCESS5 0x6605
708 #define KSZ9567_PORT6_ACL_ACCESS6 0x6606
709 #define KSZ9567_PORT6_ACL_ACCESS7 0x6607
710 #define KSZ9567_PORT6_ACL_ACCESS8 0x6608
711 #define KSZ9567_PORT6_ACL_ACCESS9 0x6609
712 #define KSZ9567_PORT6_ACL_ACCESS10 0x660A
713 #define KSZ9567_PORT6_ACL_ACCESS11 0x660B
714 #define KSZ9567_PORT6_ACL_ACCESS12 0x660C
715 #define KSZ9567_PORT6_ACL_ACCESS13 0x660D
716 #define KSZ9567_PORT6_ACL_ACCESS14 0x660E
717 #define KSZ9567_PORT6_ACL_ACCESS15 0x660F
718 #define KSZ9567_PORT6_ACL_BYTE_EN_MSB 0x6610
719 #define KSZ9567_PORT6_ACL_BYTE_EN_LSB 0x6611
720 #define KSZ9567_PORT6_ACL_ACCESS_CTRL0 0x6612
721 #define KSZ9567_PORT6_MIRRORING_CTRL 0x6800
722 #define KSZ9567_PORT6_PRIO_CTRL 0x6801
723 #define KSZ9567_PORT6_IG_MAC_CTRL 0x6802
724 #define KSZ9567_PORT6_AUTH_CTRL 0x6803
725 #define KSZ9567_PORT6_PTR 0x6804
726 #define KSZ9567_PORT6_PRIO_TO_QUEUE_MAPPING 0x6808
727 #define KSZ9567_PORT6_POLICE_CTRL 0x680C
728 #define KSZ9567_PORT6_POLICE_QUEUE_RATE 0x6820
729 #define KSZ9567_PORT6_POLICE_QUEUE_BURST_SIZE 0x6824
730 #define KSZ9567_PORT6_WRED_PKT_MEM_CTRL0 0x6830
731 #define KSZ9567_PORT6_WRED_PKT_MEM_CTRL1 0x6834
732 #define KSZ9567_PORT6_WRED_QUEUE_CTRL0 0x6840
733 #define KSZ9567_PORT6_WRED_QUEUE_CTRL1 0x6844
734 #define KSZ9567_PORT6_WRED_QUEUE_PERF_MON_CTRL 0x6848
735 #define KSZ9567_PORT6_TX_QUEUE_INDEX 0x6900
736 #define KSZ9567_PORT6_TX_QUEUE_PVID 0x6904
737 #define KSZ9567_PORT6_TX_QUEUE_CTRL0 0x6914
738 #define KSZ9567_PORT6_TX_QUEUE_CTRL1 0x6915
739 #define KSZ9567_PORT6_TX_CREDIT_SHAPER_CTRL0 0x6916
740 #define KSZ9567_PORT6_TX_CREDIT_SHAPER_CTRL1 0x6918
741 #define KSZ9567_PORT6_TX_CREDIT_SHAPER_CTRL2 0x691A
742 #define KSZ9567_PORT6_CTRL0 0x6A00
743 #define KSZ9567_PORT6_CTRL1 0x6A04
744 #define KSZ9567_PORT6_CTRL2 0x6B00
745 #define KSZ9567_PORT6_MSTP_PTR 0x6B01
746 #define KSZ9567_PORT6_MSTP_STATE 0x6B04
747 #define KSZ9567_PORT6_PTP_RX_LATENCY 0x6C00
748 #define KSZ9567_PORT6_PTP_TX_LATENCY 0x6C02
749 #define KSZ9567_PORT6_PTP_ASYM_CORRECTION 0x6C04
750 #define KSZ9567_PORT6_PTP_XDLY_REQ_TSH 0x6C08
751 #define KSZ9567_PORT6_PTP_XDLY_REQ_TSL 0x6C0A
752 #define KSZ9567_PORT6_PTP_SYNC_TSH 0x6C0C
753 #define KSZ9567_PORT6_PTP_SYNC_TSL 0x6C0E
754 #define KSZ9567_PORT6_PTP_PDLY_RESP_TSH 0x6C10
755 #define KSZ9567_PORT6_PTP_PDLY_RESP_TSL 0x6C12
756 #define KSZ9567_PORT6_PTP_TS_INT_STAT 0x6C14
757 #define KSZ9567_PORT6_PTP_TS_INT_EN 0x6C16
758 #define KSZ9567_PORT6_PTP_LINK_DELAY 0x6C18
759 #define KSZ9567_PORT7_DEFAULT_TAG0 0x7000
760 #define KSZ9567_PORT7_DEFAULT_TAG1 0x7001
761 #define KSZ9567_PORT7_PME_WOL_EVENT 0x7013
762 #define KSZ9567_PORT7_PME_WOL_EN 0x7017
763 #define KSZ9567_PORT7_INT_STATUS 0x701B
764 #define KSZ9567_PORT7_INT_MASK 0x701F
765 #define KSZ9567_PORT7_OP_CTRL0 0x7020
766 #define KSZ9567_PORT7_STATUS 0x7030
767 #define KSZ9567_PORT7_SGMII_ADDR 0x7200
768 #define KSZ9567_PORT7_SGMII_DATA 0x7206
769 #define KSZ9567_PORT7_XMII_CTRL0 0x7300
770 #define KSZ9567_PORT7_XMII_CTRL1 0x7301
771 #define KSZ9567_PORT7_MAC_CTRL0 0x7400
772 #define KSZ9567_PORT7_MAC_CTRL1 0x7401
773 #define KSZ9567_PORT7_IG_RATE_LIMIT_CTRL 0x7403
774 #define KSZ9567_PORT7_PRIO0_IG_LIMIT_CTRL 0x7410
775 #define KSZ9567_PORT7_PRIO1_IG_LIMIT_CTRL 0x7411
776 #define KSZ9567_PORT7_PRIO2_IG_LIMIT_CTRL 0x7412
777 #define KSZ9567_PORT7_PRIO3_IG_LIMIT_CTRL 0x7413
778 #define KSZ9567_PORT7_PRIO4_IG_LIMIT_CTRL 0x7414
779 #define KSZ9567_PORT7_PRIO5_IG_LIMIT_CTRL 0x7415
780 #define KSZ9567_PORT7_PRIO6_IG_LIMIT_CTRL 0x7416
781 #define KSZ9567_PORT7_PRIO7_IG_LIMIT_CTRL 0x7417
782 #define KSZ9567_PORT7_QUEUE0_EG_LIMIT_CTRL 0x7420
783 #define KSZ9567_PORT7_QUEUE1_EG_LIMIT_CTRL 0x7421
784 #define KSZ9567_PORT7_QUEUE2_EG_LIMIT_CTRL 0x7422
785 #define KSZ9567_PORT7_QUEUE3_EG_LIMIT_CTRL 0x7423
786 #define KSZ9567_PORT7_MIB_CTRL_STAT 0x7500
787 #define KSZ9567_PORT7_MIB_DATA 0x7504
788 #define KSZ9567_PORT7_ACL_ACCESS0 0x7600
789 #define KSZ9567_PORT7_ACL_ACCESS1 0x7601
790 #define KSZ9567_PORT7_ACL_ACCESS2 0x7602
791 #define KSZ9567_PORT7_ACL_ACCESS3 0x7603
792 #define KSZ9567_PORT7_ACL_ACCESS4 0x7604
793 #define KSZ9567_PORT7_ACL_ACCESS5 0x7605
794 #define KSZ9567_PORT7_ACL_ACCESS6 0x7606
795 #define KSZ9567_PORT7_ACL_ACCESS7 0x7607
796 #define KSZ9567_PORT7_ACL_ACCESS8 0x7608
797 #define KSZ9567_PORT7_ACL_ACCESS9 0x7609
798 #define KSZ9567_PORT7_ACL_ACCESS10 0x760A
799 #define KSZ9567_PORT7_ACL_ACCESS11 0x760B
800 #define KSZ9567_PORT7_ACL_ACCESS12 0x760C
801 #define KSZ9567_PORT7_ACL_ACCESS13 0x760D
802 #define KSZ9567_PORT7_ACL_ACCESS14 0x760E
803 #define KSZ9567_PORT7_ACL_ACCESS15 0x760F
804 #define KSZ9567_PORT7_ACL_BYTE_EN_MSB 0x7610
805 #define KSZ9567_PORT7_ACL_BYTE_EN_LSB 0x7611
806 #define KSZ9567_PORT7_ACL_ACCESS_CTRL0 0x7612
807 #define KSZ9567_PORT7_MIRRORING_CTRL 0x7800
808 #define KSZ9567_PORT7_PRIO_CTRL 0x7801
809 #define KSZ9567_PORT7_IG_MAC_CTRL 0x7802
810 #define KSZ9567_PORT7_AUTH_CTRL 0x7803
811 #define KSZ9567_PORT7_PTR 0x7804
812 #define KSZ9567_PORT7_PRIO_TO_QUEUE_MAPPING 0x7808
813 #define KSZ9567_PORT7_POLICE_CTRL 0x780C
814 #define KSZ9567_PORT7_POLICE_QUEUE_RATE 0x7820
815 #define KSZ9567_PORT7_POLICE_QUEUE_BURST_SIZE 0x7824
816 #define KSZ9567_PORT7_WRED_PKT_MEM_CTRL0 0x7830
817 #define KSZ9567_PORT7_WRED_PKT_MEM_CTRL1 0x7834
818 #define KSZ9567_PORT7_WRED_QUEUE_CTRL0 0x7840
819 #define KSZ9567_PORT7_WRED_QUEUE_CTRL1 0x7844
820 #define KSZ9567_PORT7_WRED_QUEUE_PERF_MON_CTRL 0x7848
821 #define KSZ9567_PORT7_TX_QUEUE_INDEX 0x7900
822 #define KSZ9567_PORT7_TX_QUEUE_PVID 0x7904
823 #define KSZ9567_PORT7_TX_QUEUE_CTRL0 0x7914
824 #define KSZ9567_PORT7_TX_QUEUE_CTRL1 0x7915
825 #define KSZ9567_PORT7_TX_CREDIT_SHAPER_CTRL0 0x7916
826 #define KSZ9567_PORT7_TX_CREDIT_SHAPER_CTRL1 0x7918
827 #define KSZ9567_PORT7_TX_CREDIT_SHAPER_CTRL2 0x791A
828 #define KSZ9567_PORT7_CTRL0 0x7A00
829 #define KSZ9567_PORT7_CTRL1 0x7A04
830 #define KSZ9567_PORT7_CTRL2 0x7B00
831 #define KSZ9567_PORT7_MSTP_PTR 0x7B01
832 #define KSZ9567_PORT7_MSTP_STATE 0x7B04
833 #define KSZ9567_PORT7_PTP_RX_LATENCY 0x7C00
834 #define KSZ9567_PORT7_PTP_TX_LATENCY 0x7C02
835 #define KSZ9567_PORT7_PTP_ASYM_CORRECTION 0x7C04
836 #define KSZ9567_PORT7_PTP_XDLY_REQ_TSH 0x7C08
837 #define KSZ9567_PORT7_PTP_XDLY_REQ_TSL 0x7C0A
838 #define KSZ9567_PORT7_PTP_SYNC_TSH 0x7C0C
839 #define KSZ9567_PORT7_PTP_SYNC_TSL 0x7C0E
840 #define KSZ9567_PORT7_PTP_PDLY_RESP_TSH 0x7C10
841 #define KSZ9567_PORT7_PTP_PDLY_RESP_TSL 0x7C12
842 #define KSZ9567_PORT7_PTP_TS_INT_STAT 0x7C14
843 #define KSZ9567_PORT7_PTP_TS_INT_EN 0x7C16
844 #define KSZ9567_PORT7_PTP_LINK_DELAY 0x7C18
845 
846 //KSZ9567 Switch register access macros
847 #define KSZ9567_PORTn_DEFAULT_TAG0(port) (0x0000 + ((port) * 0x1000))
848 #define KSZ9567_PORTn_DEFAULT_TAG1(port) (0x0001 + ((port) * 0x1000))
849 #define KSZ9567_PORTn_PME_WOL_EVENT(port) (0x0013 + ((port) * 0x1000))
850 #define KSZ9567_PORTn_PME_WOL_EN(port) (0x0017 + ((port) * 0x1000))
851 #define KSZ9567_PORTn_INT_STATUS(port) (0x001B + ((port) * 0x1000))
852 #define KSZ9567_PORTn_INT_MASK(port) (0x001F + ((port) * 0x1000))
853 #define KSZ9567_PORTn_OP_CTRL0(port) (0x0020 + ((port) * 0x1000))
854 #define KSZ9567_PORTn_STATUS(port) (0x0030 + ((port) * 0x1000))
855 #define KSZ9567_PORTn_XMII_CTRL0(port) (0x0300 + ((port) * 0x1000))
856 #define KSZ9567_PORTn_XMII_CTRL1(port) (0x0301 + ((port) * 0x1000))
857 #define KSZ9567_PORTn_MAC_CTRL0(port) (0x0400 + ((port) * 0x1000))
858 #define KSZ9567_PORTn_MAC_CTRL1(port) (0x0401 + ((port) * 0x1000))
859 #define KSZ9567_PORTn_IG_RATE_LIMIT_CTRL(port) (0x0403 + ((port) * 0x1000))
860 #define KSZ9567_PORTn_PRIO0_IG_LIMIT_CTRL(port) (0x0410 + ((port) * 0x1000))
861 #define KSZ9567_PORTn_PRIO1_IG_LIMIT_CTRL(port) (0x0411 + ((port) * 0x1000))
862 #define KSZ9567_PORTn_PRIO2_IG_LIMIT_CTRL(port) (0x0412 + ((port) * 0x1000))
863 #define KSZ9567_PORTn_PRIO3_IG_LIMIT_CTRL(port) (0x0413 + ((port) * 0x1000))
864 #define KSZ9567_PORTn_PRIO4_IG_LIMIT_CTRL(port) (0x0414 + ((port) * 0x1000))
865 #define KSZ9567_PORTn_PRIO5_IG_LIMIT_CTRL(port) (0x0415 + ((port) * 0x1000))
866 #define KSZ9567_PORTn_PRIO6_IG_LIMIT_CTRL(port) (0x0416 + ((port) * 0x1000))
867 #define KSZ9567_PORTn_PRIO7_IG_LIMIT_CTRL(port) (0x0417 + ((port) * 0x1000))
868 #define KSZ9567_PORTn_QUEUE0_EG_LIMIT_CTRL(port) (0x0420 + ((port) * 0x1000))
869 #define KSZ9567_PORTn_QUEUE1_EG_LIMIT_CTRL(port) (0x0421 + ((port) * 0x1000))
870 #define KSZ9567_PORTn_QUEUE2_EG_LIMIT_CTRL(port) (0x0422 + ((port) * 0x1000))
871 #define KSZ9567_PORTn_QUEUE3_EG_LIMIT_CTRL(port) (0x0423 + ((port) * 0x1000))
872 #define KSZ9567_PORTn_MIB_CTRL_STAT(port) (0x0500 + ((port) * 0x1000))
873 #define KSZ9567_PORTn_MIB_DATA(port) (0x0504 + ((port) * 0x1000))
874 #define KSZ9567_PORTn_ACL_ACCESS0(port) (0x0600 + ((port) * 0x1000))
875 #define KSZ9567_PORTn_ACL_ACCESS1(port) (0x0601 + ((port) * 0x1000))
876 #define KSZ9567_PORTn_ACL_ACCESS2(port) (0x0602 + ((port) * 0x1000))
877 #define KSZ9567_PORTn_ACL_ACCESS3(port) (0x0603 + ((port) * 0x1000))
878 #define KSZ9567_PORTn_ACL_ACCESS4(port) (0x0604 + ((port) * 0x1000))
879 #define KSZ9567_PORTn_ACL_ACCESS5(port) (0x0605 + ((port) * 0x1000))
880 #define KSZ9567_PORTn_ACL_ACCESS6(port) (0x0606 + ((port) * 0x1000))
881 #define KSZ9567_PORTn_ACL_ACCESS7(port) (0x0607 + ((port) * 0x1000))
882 #define KSZ9567_PORTn_ACL_ACCESS8(port) (0x0608 + ((port) * 0x1000))
883 #define KSZ9567_PORTn_ACL_ACCESS9(port) (0x0609 + ((port) * 0x1000))
884 #define KSZ9567_PORTn_ACL_ACCESS10(port) (0x060A + ((port) * 0x1000))
885 #define KSZ9567_PORTn_ACL_ACCESS11(port) (0x060B + ((port) * 0x1000))
886 #define KSZ9567_PORTn_ACL_ACCESS12(port) (0x060C + ((port) * 0x1000))
887 #define KSZ9567_PORTn_ACL_ACCESS13(port) (0x060D + ((port) * 0x1000))
888 #define KSZ9567_PORTn_ACL_ACCESS14(port) (0x060E + ((port) * 0x1000))
889 #define KSZ9567_PORTn_ACL_ACCESS15(port) (0x060F + ((port) * 0x1000))
890 #define KSZ9567_PORTn_ACL_BYTE_EN_MSB(port) (0x0610 + ((port) * 0x1000))
891 #define KSZ9567_PORTn_ACL_BYTE_EN_LSB(port) (0x0611 + ((port) * 0x1000))
892 #define KSZ9567_PORTn_ACL_ACCESS_CTRL0(port) (0x0612 + ((port) * 0x1000))
893 #define KSZ9567_PORTn_MIRRORING_CTRL(port) (0x0800 + ((port) * 0x1000))
894 #define KSZ9567_PORTn_PRIO_CTRL(port) (0x0801 + ((port) * 0x1000))
895 #define KSZ9567_PORTn_IG_MAC_CTRL(port) (0x0802 + ((port) * 0x1000))
896 #define KSZ9567_PORTn_AUTH_CTRL(port) (0x0803 + ((port) * 0x1000))
897 #define KSZ9567_PORTn_PTR(port) (0x0804 + ((port) * 0x1000))
898 #define KSZ9567_PORTn_PRIO_TO_QUEUE_MAPPING(port) (0x0808 + ((port) * 0x1000))
899 #define KSZ9567_PORTn_POLICE_CTRL(port) (0x080C + ((port) * 0x1000))
900 #define KSZ9567_PORTn_POLICE_QUEUE_RATE(port) (0x0820 + ((port) * 0x1000))
901 #define KSZ9567_PORTn_POLICE_QUEUE_BURST_SIZE(port) (0x0824 + ((port) * 0x1000))
902 #define KSZ9567_PORTn_WRED_PKT_MEM_CTRL0(port) (0x0830 + ((port) * 0x1000))
903 #define KSZ9567_PORTn_WRED_PKT_MEM_CTRL1(port) (0x0834 + ((port) * 0x1000))
904 #define KSZ9567_PORTn_WRED_QUEUE_CTRL0(port) (0x0840 + ((port) * 0x1000))
905 #define KSZ9567_PORTn_WRED_QUEUE_CTRL1(port) (0x0844 + ((port) * 0x1000))
906 #define KSZ9567_PORTn_WRED_QUEUE_PERF_MON_CTRL(port) (0x0848 + ((port) * 0x1000))
907 #define KSZ9567_PORTn_TX_QUEUE_INDEX(port) (0x0900 + ((port) * 0x1000))
908 #define KSZ9567_PORTn_TX_QUEUE_PVID(port) (0x0904 + ((port) * 0x1000))
909 #define KSZ9567_PORTn_TX_QUEUE_CTRL0(port) (0x0914 + ((port) * 0x1000))
910 #define KSZ9567_PORTn_TX_QUEUE_CTRL1(port) (0x0915 + ((port) * 0x1000))
911 #define KSZ9567_PORTn_TX_CREDIT_SHAPER_CTRL0(port) (0x0916 + ((port) * 0x1000))
912 #define KSZ9567_PORTn_TX_CREDIT_SHAPER_CTRL1(port) (0x0918 + ((port) * 0x1000))
913 #define KSZ9567_PORTn_TX_CREDIT_SHAPER_CTRL2(port) (0x091A + ((port) * 0x1000))
914 #define KSZ9567_PORTn_CTRL0(port) (0x0A00 + ((port) * 0x1000))
915 #define KSZ9567_PORTn_CTRL1(port) (0x0A04 + ((port) * 0x1000))
916 #define KSZ9567_PORTn_CTRL2(port) (0x0B00 + ((port) * 0x1000))
917 #define KSZ9567_PORTn_MSTP_PTR(port) (0x0B01 + ((port) * 0x1000))
918 #define KSZ9567_PORTn_MSTP_STATE(port) (0x0B04 + ((port) * 0x1000))
919 #define KSZ9567_PORTn_PTP_RX_LATENCY(port) (0x0C00 + ((port) * 0x1000))
920 #define KSZ9567_PORTn_PTP_TX_LATENCY(port) (0x0C02 + ((port) * 0x1000))
921 #define KSZ9567_PORTn_PTP_ASYM_CORRECTION(port) (0x0C04 + ((port) * 0x1000))
922 #define KSZ9567_PORTn_PTP_XDLY_REQ_TSH(port) (0x0C08 + ((port) * 0x1000))
923 #define KSZ9567_PORTn_PTP_XDLY_REQ_TSL(port) (0x0C0A + ((port) * 0x1000))
924 #define KSZ9567_PORTn_PTP_SYNC_TSH(port) (0x0C0C + ((port) * 0x1000))
925 #define KSZ9567_PORTn_PTP_SYNC_TSL(port) (0x0C0E + ((port) * 0x1000))
926 #define KSZ9567_PORTn_PTP_PDLY_RESP_TSH(port) (0x0C10 + ((port) * 0x1000))
927 #define KSZ9567_PORTn_PTP_PDLY_RESP_TSL(port) (0x0C12 + ((port) * 0x1000))
928 #define KSZ9567_PORTn_PTP_TS_INT_STAT(port) (0x0C14 + ((port) * 0x1000))
929 #define KSZ9567_PORTn_PTP_TS_INT_EN(port) (0x0C16 + ((port) * 0x1000))
930 #define KSZ9567_PORTn_PTP_LINK_DELAY(port) (0x0C18 + ((port) * 0x1000))
931 #define KSZ9567_PORTn_ETH_PHY_REG(port, addr) (0x0100 + ((port) * 0x1000) + ((addr) * 2))
932 
933 //PHY Basic Control register
934 #define KSZ9567_BMCR_RESET 0x8000
935 #define KSZ9567_BMCR_LOOPBACK 0x4000
936 #define KSZ9567_BMCR_SPEED_SEL_LSB 0x2000
937 #define KSZ9567_BMCR_AN_EN 0x1000
938 #define KSZ9567_BMCR_POWER_DOWN 0x0800
939 #define KSZ9567_BMCR_ISOLATE 0x0400
940 #define KSZ9567_BMCR_RESTART_AN 0x0200
941 #define KSZ9567_BMCR_DUPLEX_MODE 0x0100
942 #define KSZ9567_BMCR_COL_TEST 0x0080
943 #define KSZ9567_BMCR_SPEED_SEL_MSB 0x0040
944 
945 //PHY Basic Status register
946 #define KSZ9567_BMSR_100BT4 0x8000
947 #define KSZ9567_BMSR_100BTX_FD 0x4000
948 #define KSZ9567_BMSR_100BTX_HD 0x2000
949 #define KSZ9567_BMSR_10BT_FD 0x1000
950 #define KSZ9567_BMSR_10BT_HD 0x0800
951 #define KSZ9567_BMSR_EXTENDED_STATUS 0x0100
952 #define KSZ9567_BMSR_MF_PREAMBLE_SUPPR 0x0040
953 #define KSZ9567_BMSR_AN_COMPLETE 0x0020
954 #define KSZ9567_BMSR_REMOTE_FAULT 0x0010
955 #define KSZ9567_BMSR_AN_CAPABLE 0x0008
956 #define KSZ9567_BMSR_LINK_STATUS 0x0004
957 #define KSZ9567_BMSR_JABBER_DETECT 0x0002
958 #define KSZ9567_BMSR_EXTENDED_CAPABLE 0x0001
959 
960 //PHY ID High register
961 #define KSZ9567_PHYID1_DEFAULT 0x0022
962 
963 //PHY ID Low register
964 #define KSZ9567_PHYID2_DEFAULT 0x1631
965 
966 //PHY Auto-Negotiation Advertisement register
967 #define KSZ9567_ANAR_NEXT_PAGE 0x8000
968 #define KSZ9567_ANAR_REMOTE_FAULT 0x2000
969 #define KSZ9567_ANAR_PAUSE 0x0C00
970 #define KSZ9567_ANAR_100BT4 0x0200
971 #define KSZ9567_ANAR_100BTX_FD 0x0100
972 #define KSZ9567_ANAR_100BTX_HD 0x0080
973 #define KSZ9567_ANAR_10BT_FD 0x0040
974 #define KSZ9567_ANAR_10BT_HD 0x0020
975 #define KSZ9567_ANAR_SELECTOR 0x001F
976 #define KSZ9567_ANAR_SELECTOR_DEFAULT 0x0001
977 
978 //PHY Auto-Negotiation Link Partner Ability register
979 #define KSZ9567_ANLPAR_NEXT_PAGE 0x8000
980 #define KSZ9567_ANLPAR_ACK 0x4000
981 #define KSZ9567_ANLPAR_REMOTE_FAULT 0x2000
982 #define KSZ9567_ANLPAR_PAUSE 0x0C00
983 #define KSZ9567_ANLPAR_100BT4 0x0200
984 #define KSZ9567_ANLPAR_100BTX_FD 0x0100
985 #define KSZ9567_ANLPAR_100BTX_HD 0x0080
986 #define KSZ9567_ANLPAR_10BT_FD 0x0040
987 #define KSZ9567_ANLPAR_10BT_HD 0x0020
988 #define KSZ9567_ANLPAR_SELECTOR 0x001F
989 #define KSZ9567_ANLPAR_SELECTOR_DEFAULT 0x0001
990 
991 //PHY Auto-Negotiation Expansion Status register
992 #define KSZ9567_ANER_PAR_DETECT_FAULT 0x0010
993 #define KSZ9567_ANER_LP_NEXT_PAGE_ABLE 0x0008
994 #define KSZ9567_ANER_NEXT_PAGE_ABLE 0x0004
995 #define KSZ9567_ANER_PAGE_RECEIVED 0x0002
996 #define KSZ9567_ANER_LP_AN_ABLE 0x0001
997 
998 //PHY Auto-Negotiation Next Page register
999 #define KSZ9567_ANNPR_NEXT_PAGE 0x8000
1000 #define KSZ9567_ANNPR_MSG_PAGE 0x2000
1001 #define KSZ9567_ANNPR_ACK2 0x1000
1002 #define KSZ9567_ANNPR_TOGGLE 0x0800
1003 #define KSZ9567_ANNPR_MESSAGE 0x07FF
1004 
1005 //PHY Auto-Negotiation Link Partner Next Page Ability register
1006 #define KSZ9567_ANLPNPR_NEXT_PAGE 0x8000
1007 #define KSZ9567_ANLPNPR_ACK 0x4000
1008 #define KSZ9567_ANLPNPR_MSG_PAGE 0x2000
1009 #define KSZ9567_ANLPNPR_ACK2 0x1000
1010 #define KSZ9567_ANLPNPR_TOGGLE 0x0800
1011 #define KSZ9567_ANLPNPR_MESSAGE 0x07FF
1012 
1013 //PHY 1000BASE-T Control register
1014 #define KSZ9567_GBCR_TEST_MODE 0xE000
1015 #define KSZ9567_GBCR_MS_MAN_CONF_EN 0x1000
1016 #define KSZ9567_GBCR_MS_MAN_CONF_VAL 0x0800
1017 #define KSZ9567_GBCR_PORT_TYPE 0x0400
1018 #define KSZ9567_GBCR_1000BT_FD 0x0200
1019 #define KSZ9567_GBCR_1000BT_HD 0x0100
1020 
1021 //PHY 1000BASE-T Status register
1022 #define KSZ9567_GBSR_MS_CONF_FAULT 0x8000
1023 #define KSZ9567_GBSR_MS_CONF_RES 0x4000
1024 #define KSZ9567_GBSR_LOCAL_RECEIVER_STATUS 0x2000
1025 #define KSZ9567_GBSR_REMOTE_RECEIVER_STATUS 0x1000
1026 #define KSZ9567_GBSR_LP_1000BT_FD 0x0800
1027 #define KSZ9567_GBSR_LP_1000BT_HD 0x0400
1028 #define KSZ9567_GBSR_IDLE_ERR_COUNT 0x00FF
1029 
1030 //PHY MMD Setup register
1031 #define KSZ9567_MMDACR_FUNC 0xC000
1032 #define KSZ9567_MMDACR_FUNC_ADDR 0x0000
1033 #define KSZ9567_MMDACR_FUNC_DATA_NO_POST_INC 0x4000
1034 #define KSZ9567_MMDACR_FUNC_DATA_POST_INC_RW 0x8000
1035 #define KSZ9567_MMDACR_FUNC_DATA_POST_INC_W 0xC000
1036 #define KSZ9567_MMDACR_DEVAD 0x001F
1037 
1038 //PHY Extended Status register
1039 #define KSZ9567_GBESR_1000BX_FD 0x8000
1040 #define KSZ9567_GBESR_1000BX_HD 0x4000
1041 #define KSZ9567_GBESR_1000BT_FD 0x2000
1042 #define KSZ9567_GBESR_1000BT_HD 0x1000
1043 
1044 //PHY Remote Loopback register
1045 #define KSZ9567_RLB_REMOTE_LOOPBACK 0x0100
1046 
1047 //PHY LinkMD register
1048 #define KSZ9567_LINKMD_TEST_EN 0x8000
1049 #define KSZ9567_LINKMD_PAIR 0x3000
1050 #define KSZ9567_LINKMD_PAIR_A 0x0000
1051 #define KSZ9567_LINKMD_PAIR_B 0x1000
1052 #define KSZ9567_LINKMD_PAIR_C 0x2000
1053 #define KSZ9567_LINKMD_PAIR_D 0x3000
1054 #define KSZ9567_LINKMD_STATUS 0x0300
1055 #define KSZ9567_LINKMD_STATUS_NORMAL 0x0000
1056 #define KSZ9567_LINKMD_STATUS_OPEN 0x0100
1057 #define KSZ9567_LINKMD_STATUS_SHORT 0x0200
1058 #define KSZ9567_LINKMD_RESULT 0x00FF
1059 
1060 //PHY Digital PMA/PCS Status register
1061 #define KSZ9567_DPMAPCSS_1000BT_LINK_STATUS 0x0002
1062 #define KSZ9567_DPMAPCSS_100BTX_LINK_STATUS 0x0001
1063 
1064 //Port Interrupt Control/Status register
1065 #define KSZ9567_ICSR_JABBER_IE 0x8000
1066 #define KSZ9567_ICSR_RECEIVE_ERROR_IE 0x4000
1067 #define KSZ9567_ICSR_PAGE_RECEIVED_IE 0x2000
1068 #define KSZ9567_ICSR_PAR_DETECT_FAULT_IE 0x1000
1069 #define KSZ9567_ICSR_LP_ACK_IE 0x0800
1070 #define KSZ9567_ICSR_LINK_DOWN_IE 0x0400
1071 #define KSZ9567_ICSR_REMOTE_FAULT_IE 0x0200
1072 #define KSZ9567_ICSR_LINK_UP_IE 0x0100
1073 #define KSZ9567_ICSR_JABBER_IF 0x0080
1074 #define KSZ9567_ICSR_RECEIVE_ERROR_IF 0x0040
1075 #define KSZ9567_ICSR_PAGE_RECEIVED_IF 0x0020
1076 #define KSZ9567_ICSR_PAR_DETECT_FAULT_IF 0x0010
1077 #define KSZ9567_ICSR_LP_ACK_IF 0x0008
1078 #define KSZ9567_ICSR_LINK_DOWN_IF 0x0004
1079 #define KSZ9567_ICSR_REMOTE_FAULT_IF 0x0002
1080 #define KSZ9567_ICSR_LINK_UP_IF 0x0001
1081 
1082 //PHY Auto MDI/MDI-X register
1083 #define KSZ9567_AUTOMDI_MDI_SET 0x0080
1084 #define KSZ9567_AUTOMDI_SWAP_OFF 0x0040
1085 
1086 //PHY Control register
1087 #define KSZ9567_PHYCON_JABBER_EN 0x0200
1088 #define KSZ9567_PHYCON_SPEED_1000BT 0x0040
1089 #define KSZ9567_PHYCON_SPEED_100BTX 0x0020
1090 #define KSZ9567_PHYCON_SPEED_10BT 0x0010
1091 #define KSZ9567_PHYCON_DUPLEX_STATUS 0x0008
1092 #define KSZ9567_PHYCON_1000BT_MS_STATUS 0x0004
1093 
1094 //MMD LED Mode register
1095 #define KSZ9567_MMD_LED_MODE_LED_MODE 0x0010
1096 #define KSZ9567_MMD_LED_MODE_LED_MODE_TRI_COLOR_DUAL 0x0000
1097 #define KSZ9567_MMD_LED_MODE_LED_MODE_SINGLE 0x0010
1098 #define KSZ9567_MMD_LED_MODE_RESERVED 0x000F
1099 #define KSZ9567_MMD_LED_MODE_RESERVED_DEFAULT 0x0001
1100 
1101 //MMD EEE Advertisement register
1102 #define KSZ9567_MMD_EEE_ADV_1000BT_EEE_EN 0x0004
1103 #define KSZ9567_MMD_EEE_ADV_100BT_EEE_EN 0x0002
1104 
1105 //Global Chip ID 0 register
1106 #define KSZ9567_CHIP_ID0_DEFAULT 0x00
1107 
1108 //Global Chip ID 1 register
1109 #define KSZ9567_CHIP_ID1_DEFAULT 0x95
1110 
1111 //Global Chip ID 2 register
1112 #define KSZ9567_CHIP_ID2_DEFAULT 0x67
1113 
1114 //Global Chip ID 3 register
1115 #define KSZ9567_CHIP_ID3_REVISION_ID 0xF0
1116 #define KSZ9567_CHIP_ID3_GLOBAL_SOFT_RESET 0x01
1117 
1118 //PME Pin Control register
1119 #define KSZ9567_PME_PIN_CTRL_PME_PIN_OUT_EN 0x02
1120 #define KSZ9567_PME_PIN_CTRL_PME_PIN_OUT_POL 0x01
1121 
1122 //Global Interrupt Status register
1123 #define KSZ9567_GLOBAL_INT_STAT_LUE 0x80000000
1124 #define KSZ9567_GLOBAL_INT_STAT_GPIO_TRIG_TS_UNIT 0x40000000
1125 #define KSZ9567_GLOBAL_INT_STAT_APB_TIMOUT 0x3FFFFFFF
1126 
1127 //Global Interrupt Mask register
1128 #define KSZ9567_GLOBAL_INT_MASK_LUE 0x80000000
1129 #define KSZ9567_GLOBAL_INT_MASK_GPIO_TRIG_TS_UNIT 0x40000000
1130 #define KSZ9567_GLOBAL_INT_MASK_APB_TIMOUT 0x3FFFFFFF
1131 
1132 //Global Port Interrupt Status register
1133 #define KSZ9567_GLOBAL_PORT_INT_STAT_PORT7 0x00000040
1134 #define KSZ9567_GLOBAL_PORT_INT_STAT_PORT6 0x00000020
1135 #define KSZ9567_GLOBAL_PORT_INT_STAT_PORT5 0x00000010
1136 #define KSZ9567_GLOBAL_PORT_INT_STAT_PORT4 0x00000008
1137 #define KSZ9567_GLOBAL_PORT_INT_STAT_PORT3 0x00000004
1138 #define KSZ9567_GLOBAL_PORT_INT_STAT_PORT2 0x00000002
1139 #define KSZ9567_GLOBAL_PORT_INT_STAT_PORT1 0x00000001
1140 
1141 //Global Port Interrupt Mask register
1142 #define KSZ9567_GLOBAL_PORT_INT_MASK_PORT7 0x00000040
1143 #define KSZ9567_GLOBAL_PORT_INT_MASK_PORT6 0x00000020
1144 #define KSZ9567_GLOBAL_PORT_INT_MASK_PORT5 0x00000010
1145 #define KSZ9567_GLOBAL_PORT_INT_MASK_PORT4 0x00000008
1146 #define KSZ9567_GLOBAL_PORT_INT_MASK_PORT3 0x00000004
1147 #define KSZ9567_GLOBAL_PORT_INT_MASK_PORT2 0x00000002
1148 #define KSZ9567_GLOBAL_PORT_INT_MASK_PORT1 0x00000001
1149 
1150 //Serial I/O Control register
1151 #define KSZ9567_SERIAL_IO_CTRL_MIIM_PREAMBLE_SUPPR 0x04
1152 #define KSZ9567_SERIAL_IO_CTRL_AUTO_SPI_DATA_OUT_EDGE_SEL 0x02
1153 #define KSZ9567_SERIAL_IO_CTRL_SPI_DATA_OUT_EDGE_SEL 0x01
1154 #define KSZ9567_SERIAL_IO_CTRL_SPI_DATA_OUT_EDGE_SEL_FALLING 0x00
1155 #define KSZ9567_SERIAL_IO_CTRL_SPI_DATA_OUT_EDGE_SEL_RISING 0x01
1156 
1157 //Output Clock Control register
1158 #define KSZ9567_OUT_CLK_CTRL_REC_CLK_RDY 0x80
1159 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_SRC 0x1C
1160 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_SRC_CRYSTAL 0x00
1161 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_SRC_PORT1 0x04
1162 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_SRC_PORT2 0x00
1163 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_SRC_PORT3 0x00
1164 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_SRC_PORT4 0x00
1165 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_SRC_PORT5 0x00
1166 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_EN 0x02
1167 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_FREQ 0x01
1168 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_FREQ_25MHZ 0x00
1169 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_FREQ_125MHZ 0x01
1170 
1171 //In-Band Management Control register
1172 #define KSZ9567_IBA_CTRL_IBA_EN 0x80000000
1173 #define KSZ9567_IBA_CTRL_DEST_MAC_ADDR_MATCH_EN 0x40000000
1174 #define KSZ9567_IBA_CTRL_IBA_RESET 0x20000000
1175 #define KSZ9567_IBA_CTRL_RESP_PRIO_QUEUE 0x00C00000
1176 #define KSZ9567_IBA_CTRL_RESP_PRIO_QUEUE_DEFAULT 0x00400000
1177 #define KSZ9567_IBA_CTRL_IBA_COMM 0x00070000
1178 #define KSZ9567_IBA_CTRL_IBA_COMM_PORT1 0x00000000
1179 #define KSZ9567_IBA_CTRL_IBA_COMM_PORT2 0x00010000
1180 #define KSZ9567_IBA_CTRL_IBA_COMM_PORT3 0x00020000
1181 #define KSZ9567_IBA_CTRL_IBA_COMM_PORT4 0x00030000
1182 #define KSZ9567_IBA_CTRL_IBA_COMM_PORT5 0x00040000
1183 #define KSZ9567_IBA_CTRL_IBA_COMM_PORT6 0x00050000
1184 #define KSZ9567_IBA_CTRL_IBA_COMM_PORT7 0x00060000
1185 #define KSZ9567_IBA_CTRL_TPID 0x0000FFFF
1186 #define KSZ9567_IBA_CTRL_TPID_DEFAULT 0x000040FE
1187 
1188 //I/O Drive Strength register
1189 #define KSZ9567_IO_DRIVE_STRENGTH_HIGH_SPEED_DRIVE_STRENGTH 0x70
1190 #define KSZ9567_IO_DRIVE_STRENGTH_LOW_SPEED_DRIVE_STRENGTH 0x07
1191 
1192 //In-Band Management Operation Status 1 register
1193 #define KSZ9567_IBA_OP_STAT1_GOOD_PKT_DETECT 0x80000000
1194 #define KSZ9567_IBA_OP_STAT1_RESP_PKT_TX_DONE 0x40000000
1195 #define KSZ9567_IBA_OP_STAT1_EXEC_DONE 0x20000000
1196 #define KSZ9567_IBA_OP_STAT1_MAC_ADDR_MISMATCH_ERR 0x00004000
1197 #define KSZ9567_IBA_OP_STAT1_ACCESS_FORMAT_ERR 0x00002000
1198 #define KSZ9567_IBA_OP_STAT1_ACCESS_CODE_ERR 0x00001000
1199 #define KSZ9567_IBA_OP_STAT1_ACCESS_CMD_ERR 0x00000800
1200 #define KSZ9567_IBA_OP_STAT1_OVERSIZE_PKT_ERR 0x00000400
1201 #define KSZ9567_IBA_OP_STAT1_ACCESS_CODE_ERR_LOC 0x0000007F
1202 
1203 //LED Override register
1204 #define KSZ9567_LED_OVERRIDE_OVERRIDE 0x000003FF
1205 #define KSZ9567_LED_OVERRIDE_OVERRIDE_LED1_0 0x00000001
1206 #define KSZ9567_LED_OVERRIDE_OVERRIDE_LED1_1 0x00000002
1207 #define KSZ9567_LED_OVERRIDE_OVERRIDE_LED2_0 0x00000004
1208 #define KSZ9567_LED_OVERRIDE_OVERRIDE_LED2_1 0x00000008
1209 #define KSZ9567_LED_OVERRIDE_OVERRIDE_LED3_0 0x00000010
1210 #define KSZ9567_LED_OVERRIDE_OVERRIDE_LED3_1 0x00000020
1211 #define KSZ9567_LED_OVERRIDE_OVERRIDE_LED4_0 0x00000040
1212 #define KSZ9567_LED_OVERRIDE_OVERRIDE_LED4_1 0x00000080
1213 #define KSZ9567_LED_OVERRIDE_OVERRIDE_LED5_0 0x00000100
1214 #define KSZ9567_LED_OVERRIDE_OVERRIDE_LED5_1 0x00000200
1215 
1216 //LED Output register
1217 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL 0x000003FF
1218 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL_LED1_0 0x00000001
1219 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL_LED1_1 0x00000002
1220 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL_LED2_0 0x00000004
1221 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL_LED2_1 0x00000008
1222 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL_LED3_0 0x00000010
1223 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL_LED3_1 0x00000020
1224 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL_LED4_0 0x00000040
1225 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL_LED4_1 0x00000080
1226 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL_LED5_0 0x00000100
1227 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL_LED5_1 0x00000200
1228 
1229 //LED2_0/LED2_1 Source register
1230 #define KSZ9567_LED2_0_LED2_1_SRC_LED2_1_SRC 0x00000008
1231 #define KSZ9567_LED2_0_LED2_1_SRC_LED2_0_SRC 0x00000004
1232 
1233 //Power Down Control 0 register
1234 #define KSZ9567_PWR_DOWN_CTRL0_PLL_PWR_DOWN 0x20
1235 #define KSZ9567_PWR_DOWN_CTRL0_PWR_MGMT_MODE 0x18
1236 #define KSZ9567_PWR_DOWN_CTRL0_PWR_MGMT_MODE_NORMAL 0x00
1237 #define KSZ9567_PWR_DOWN_CTRL0_PWR_MGMT_MODE_EDPD 0x08
1238 #define KSZ9567_PWR_DOWN_CTRL0_PWR_MGMT_MODE_SOFT_PWR_DOWN 0x10
1239 
1240 //LED Strap-In register
1241 #define KSZ9567_LED_STRAP_IN_STRAP_IN 0x000003FF
1242 #define KSZ9567_LED_STRAP_IN_STRAP_IN_LED1_0 0x00000001
1243 #define KSZ9567_LED_STRAP_IN_STRAP_IN_LED1_1 0x00000002
1244 #define KSZ9567_LED_STRAP_IN_STRAP_IN_LED2_0 0x00000004
1245 #define KSZ9567_LED_STRAP_IN_STRAP_IN_LED2_1 0x00000008
1246 #define KSZ9567_LED_STRAP_IN_STRAP_IN_LED3_0 0x00000010
1247 #define KSZ9567_LED_STRAP_IN_STRAP_IN_LED3_1 0x00000020
1248 #define KSZ9567_LED_STRAP_IN_STRAP_IN_LED4_0 0x00000040
1249 #define KSZ9567_LED_STRAP_IN_STRAP_IN_LED4_1 0x00000080
1250 #define KSZ9567_LED_STRAP_IN_STRAP_IN_LED5_0 0x00000100
1251 #define KSZ9567_LED_STRAP_IN_STRAP_IN_LED5_1 0x00000200
1252 
1253 //Switch Operation register
1254 #define KSZ9567_SWITCH_OP_DOUBLE_TAG_EN 0x80
1255 #define KSZ9567_SWITCH_OP_SOFT_HARD_RESET 0x02
1256 #define KSZ9567_SWITCH_OP_START_SWITCH 0x01
1257 
1258 //Switch Maximum Transmit Unit register
1259 #define KSZ9567_SWITCH_MTU_MTU 0x3FFF
1260 #define KSZ9567_SWITCH_MTU_MTU_DEFAULT 0x07D0
1261 
1262 //Switch Lookup Engine Control 0 register
1263 #define KSZ9567_SWITCH_LUE_CTRL0_VLAN_EN 0x80
1264 #define KSZ9567_SWITCH_LUE_CTRL0_DROP_INVALID_VID 0x40
1265 #define KSZ9567_SWITCH_LUE_CTRL0_AGE_COUNT 0x38
1266 #define KSZ9567_SWITCH_LUE_CTRL0_AGE_COUNT_DEFAULT 0x20
1267 #define KSZ9567_SWITCH_LUE_CTRL0_RESERVED_MCAST_LOOKUP_EN 0x04
1268 #define KSZ9567_SWITCH_LUE_CTRL0_HASH_OPTION 0x03
1269 #define KSZ9567_SWITCH_LUE_CTRL0_HASH_OPTION_NONE 0x00
1270 #define KSZ9567_SWITCH_LUE_CTRL0_HASH_OPTION_CRC 0x01
1271 #define KSZ9567_SWITCH_LUE_CTRL0_HASH_OPTION_XOR 0x02
1272 
1273 //Switch Lookup Engine Control 1 register
1274 #define KSZ9567_SWITCH_LUE_CTRL1_UNICAST_LEARNING_DIS 0x80
1275 #define KSZ9567_SWITCH_LUE_CTRL1_SELF_ADDR_FILT 0x40
1276 #define KSZ9567_SWITCH_LUE_CTRL1_FLUSH_ALU_TABLE 0x20
1277 #define KSZ9567_SWITCH_LUE_CTRL1_FLUSH_MSTP_ENTRIES 0x10
1278 #define KSZ9567_SWITCH_LUE_CTRL1_MCAST_SRC_ADDR_FILT 0x08
1279 #define KSZ9567_SWITCH_LUE_CTRL1_AGING_EN 0x04
1280 #define KSZ9567_SWITCH_LUE_CTRL1_FAST_AGING 0x02
1281 #define KSZ9567_SWITCH_LUE_CTRL1_LINK_DOWN_FLUSH 0x01
1282 
1283 //Switch Lookup Engine Control 2 register
1284 #define KSZ9567_SWITCH_LUE_CTRL2_DOUBLE_TAG_MCAST_TRAP 0x40
1285 #define KSZ9567_SWITCH_LUE_CTRL2_DYNAMIC_ENTRY_EG_VLAN_FILT 0x20
1286 #define KSZ9567_SWITCH_LUE_CTRL2_STATIC_ENTRY_EG_VLAN_FILT 0x10
1287 #define KSZ9567_SWITCH_LUE_CTRL2_FLUSH_OPTION 0x0C
1288 #define KSZ9567_SWITCH_LUE_CTRL2_FLUSH_OPTION_NONE 0x00
1289 #define KSZ9567_SWITCH_LUE_CTRL2_FLUSH_OPTION_DYNAMIC 0x04
1290 #define KSZ9567_SWITCH_LUE_CTRL2_FLUSH_OPTION_STATIC 0x08
1291 #define KSZ9567_SWITCH_LUE_CTRL2_FLUSH_OPTION_BOTH 0x0C
1292 #define KSZ9567_SWITCH_LUE_CTRL2_MAC_ADDR_PRIORITY 0x03
1293 
1294 //Switch Lookup Engine Control 3 register
1295 #define KSZ9567_SWITCH_LUE_CTRL3_AGE_PERIOD 0xFF
1296 #define KSZ9567_SWITCH_LUE_CTRL3_AGE_PERIOD_DEFAULT 0x4B
1297 
1298 //Address Lookup Table Interrupt register
1299 #define KSZ9567_ALU_TABLE_INT_LEARN_FAIL 0x04
1300 #define KSZ9567_ALU_TABLE_INT_ALMOST_FULL 0x02
1301 #define KSZ9567_ALU_TABLE_INT_WRITE_FAIL 0x01
1302 
1303 //Address Lookup Table Mask register
1304 #define KSZ9567_ALU_TABLE_MASK_LEARN_FAIL 0x04
1305 #define KSZ9567_ALU_TABLE_MASK_ALMOST_FULL 0x02
1306 #define KSZ9567_ALU_TABLE_MASK_WRITE_FAIL 0x01
1307 
1308 //Address Lookup Table Entry Index 0 register
1309 #define KSZ9567_ALU_TABLE_ENTRY_INDEX0_ALMOST_FULL_ENTRY_INDEX 0x0FFF
1310 #define KSZ9567_ALU_TABLE_ENTRY_INDEX0_FAIL_WRITE_INDEX 0x03FF
1311 
1312 //Address Lookup Table Entry Index 1 register
1313 #define KSZ9567_ALU_TABLE_ENTRY_INDEX1_FAIL_LEARN_INDEX 0x03FF
1314 
1315 //Address Lookup Table Entry Index 2 register
1316 #define KSZ9567_ALU_TABLE_ENTRY_INDEX2_CPU_ACCESS_INDEX 0x03FF
1317 
1318 //Unknown Unicast Control register
1319 #define KSZ9567_UNKNOWN_UNICAST_CTRL_FWD 0x80000000
1320 #define KSZ9567_UNKNOWN_UNICAST_CTRL_FWD_MAP 0x0000007F
1321 #define KSZ9567_UNKNOWN_UNICAST_CTRL_FWD_MAP_PORT1 0x00000001
1322 #define KSZ9567_UNKNOWN_UNICAST_CTRL_FWD_MAP_PORT2 0x00000002
1323 #define KSZ9567_UNKNOWN_UNICAST_CTRL_FWD_MAP_PORT3 0x00000004
1324 #define KSZ9567_UNKNOWN_UNICAST_CTRL_FWD_MAP_PORT4 0x00000008
1325 #define KSZ9567_UNKNOWN_UNICAST_CTRL_FWD_MAP_PORT5 0x00000010
1326 #define KSZ9567_UNKNOWN_UNICAST_CTRL_FWD_MAP_PORT6 0x00000020
1327 #define KSZ9567_UNKNOWN_UNICAST_CTRL_FWD_MAP_PORT7 0x00000040
1328 #define KSZ9567_UNKNOWN_UNICAST_CTRL_FWD_MAP_ALL 0x0000007F
1329 
1330 //Unknown Multicast Control register
1331 #define KSZ9567_UNKONWN_MULTICAST_CTRL_FWD 0x80000000
1332 #define KSZ9567_UNKONWN_MULTICAST_CTRL_FWD_MAP 0x0000007F
1333 #define KSZ9567_UNKONWN_MULTICAST_CTRL_FWD_MAP_PORT1 0x00000001
1334 #define KSZ9567_UNKONWN_MULTICAST_CTRL_FWD_MAP_PORT2 0x00000002
1335 #define KSZ9567_UNKONWN_MULTICAST_CTRL_FWD_MAP_PORT3 0x00000004
1336 #define KSZ9567_UNKONWN_MULTICAST_CTRL_FWD_MAP_PORT4 0x00000008
1337 #define KSZ9567_UNKONWN_MULTICAST_CTRL_FWD_MAP_PORT5 0x00000010
1338 #define KSZ9567_UNKONWN_MULTICAST_CTRL_FWD_MAP_PORT6 0x00000020
1339 #define KSZ9567_UNKONWN_MULTICAST_CTRL_FWD_MAP_PORT7 0x00000040
1340 #define KSZ9567_UNKONWN_MULTICAST_CTRL_FWD_MAP_ALL 0x0000007F
1341 
1342 //Unknown VLAN ID Control register
1343 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL_FWD 0x80000000
1344 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL_FWD_MAP 0x0000007F
1345 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL_FWD_MAP_PORT1 0x00000001
1346 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL_FWD_MAP_PORT2 0x00000002
1347 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL_FWD_MAP_PORT3 0x00000004
1348 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL_FWD_MAP_PORT4 0x00000008
1349 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL_FWD_MAP_PORT5 0x00000010
1350 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL_FWD_MAP_PORT6 0x00000020
1351 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL_FWD_MAP_PORT7 0x00000040
1352 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL_FWD_MAP_ALL 0x0000007F
1353 
1354 //Switch MAC Control 0 register
1355 #define KSZ9567_SWITCH_MAC_CTRL0_ALT_BACK_OFF_MODE 0x80
1356 #define KSZ9567_SWITCH_MAC_CTRL0_FRAME_LEN_CHECK_EN 0x08
1357 #define KSZ9567_SWITCH_MAC_CTRL0_FLOW_CTRL_PKT_DROP_MODE 0x02
1358 #define KSZ9567_SWITCH_MAC_CTRL0_AGGRESSIVE_BACK_OFF_EN 0x01
1359 
1360 //Switch MAC Control 1 register
1361 #define KSZ9567_SWITCH_MAC_CTRL1_MCAST_STORM_PROTECT_DIS 0x40
1362 #define KSZ9567_SWITCH_MAC_CTRL1_BACK_PRESSURE_MODE 0x20
1363 #define KSZ9567_SWITCH_MAC_CTRL1_FLOW_CTRL_FAIR_MODE 0x10
1364 #define KSZ9567_SWITCH_MAC_CTRL1_NO_EXCESSIVE_COL_DROP 0x08
1365 #define KSZ9567_SWITCH_MAC_CTRL1_JUMBO_PKT_SUPPORT 0x04
1366 #define KSZ9567_SWITCH_MAC_CTRL1_MAX_PKT_SIZE_CHECK_DIS 0x02
1367 #define KSZ9567_SWITCH_MAC_CTRL1_PASS_SHORT_PKT 0x01
1368 
1369 //Switch MAC Control 2 register
1370 #define KSZ9567_SWITCH_MAC_CTRL2_NULL_VID_REPLACEMENT 0x08
1371 #define KSZ9567_SWITCH_MAC_CTRL2_BCAST_STORM_PROTECT_RATE_MSB 0x07
1372 
1373 //Switch MAC Control 3 register
1374 #define KSZ9567_SWITCH_MAC_CTRL3_BCAST_STORM_PROTECT_RATE_LSB 0xFF
1375 
1376 //Switch MAC Control 4 register
1377 #define KSZ9567_SWITCH_MAC_CTRL4_PASS_FLOW_CTRL_PKT 0x01
1378 
1379 //Switch MAC Control 5 register
1380 #define KSZ9567_SWITCH_MAC_CTRL5_IG_RATE_LIMIT_PERIOD 0x30
1381 #define KSZ9567_SWITCH_MAC_CTRL5_IG_RATE_LIMIT_PERIOD_16MS 0x00
1382 #define KSZ9567_SWITCH_MAC_CTRL5_IG_RATE_LIMIT_PERIOD_64MS 0x10
1383 #define KSZ9567_SWITCH_MAC_CTRL5_IG_RATE_LIMIT_PERIOD_256MS 0x20
1384 #define KSZ9567_SWITCH_MAC_CTRL5_QUEUE_BASED_EG_RATE_LIMITE_EN 0x08
1385 
1386 //Switch MIB Control register
1387 #define KSZ9567_SWITCH_MIB_CTRL_FLUSH 0x80
1388 #define KSZ9567_SWITCH_MIB_CTRL_FREEZE 0x40
1389 
1390 //Global Port Mirroring and Snooping Control register
1391 #define KSZ9567_GLOBAL_PORT_MIRROR_SNOOP_CTRL_IGMP_SNOOP_EN 0x40
1392 #define KSZ9567_GLOBAL_PORT_MIRROR_SNOOP_CTRL_MLD_SNOOP_OPT 0x08
1393 #define KSZ9567_GLOBAL_PORT_MIRROR_SNOOP_CTRL_MLD_SNOOP_EN 0x04
1394 #define KSZ9567_GLOBAL_PORT_MIRROR_SNOOP_CTRL_SNIFF_MODE_SEL 0x01
1395 
1396 //WRED DiffServ Color Mapping register
1397 #define KSZ9567_WRED_DIFFSERV_COLOR_MAPPING_RED 0x30
1398 #define KSZ9567_WRED_DIFFSERV_COLOR_MAPPING_YELLOW 0x0C
1399 #define KSZ9567_WRED_DIFFSERV_COLOR_MAPPING_GREEN 0x03
1400 
1401 //PTP Event Message Priority register
1402 #define KSZ9567_PTP_EVENT_MSG_PRIO_OVERRIDE 0x80
1403 #define KSZ9567_PTP_EVENT_MSG_PRIO_PRIORITY 0x0F
1404 
1405 //PTP Non-Event Message Priority register
1406 #define KSZ9567_PTP_NON_EVENT_MSG_PRIO_OVERRIDE 0x80
1407 #define KSZ9567_PTP_NON_EVENT_MSG_PRIO_PRIORITY 0x0F
1408 
1409 //Queue Management Control 0 register
1410 #define KSZ9567_QUEUE_MGMT_CTRL0_PRIORITY_2Q 0x000000C0
1411 #define KSZ9567_QUEUE_MGMT_CTRL0_UNICAST_PORT_VLAN_DISCARD 0x00000002
1412 
1413 //VLAN Table Entry 0 register
1414 #define KSZ9567_VLAN_TABLE_ENTRY0_VALID 0x80000000
1415 #define KSZ9567_VLAN_TABLE_ENTRY0_FORWARD_OPTION 0x08000000
1416 #define KSZ9567_VLAN_TABLE_ENTRY0_PRIORITY 0x07000000
1417 #define KSZ9567_VLAN_TABLE_ENTRY0_MSTP_INDEX 0x00007000
1418 #define KSZ9567_VLAN_TABLE_ENTRY0_FID 0x0000007F
1419 
1420 //VLAN Table Entry 1 register
1421 #define KSZ9567_VLAN_TABLE_ENTRY1_PORT_UNTAG 0x0000007F
1422 #define KSZ9567_VLAN_TABLE_ENTRY1_PORT7_UNTAG 0x00000040
1423 #define KSZ9567_VLAN_TABLE_ENTRY1_PORT6_UNTAG 0x00000020
1424 #define KSZ9567_VLAN_TABLE_ENTRY1_PORT5_UNTAG 0x00000010
1425 #define KSZ9567_VLAN_TABLE_ENTRY1_PORT4_UNTAG 0x00000008
1426 #define KSZ9567_VLAN_TABLE_ENTRY1_PORT3_UNTAG 0x00000004
1427 #define KSZ9567_VLAN_TABLE_ENTRY1_PORT2_UNTAG 0x00000002
1428 #define KSZ9567_VLAN_TABLE_ENTRY1_PORT1_UNTAG 0x00000001
1429 
1430 //VLAN Table Entry 2 register
1431 #define KSZ9567_VLAN_TABLE_ENTRY2_PORT_FORWARD 0x0000007F
1432 #define KSZ9567_VLAN_TABLE_ENTRY2_PORT7_FORWARD 0x00000040
1433 #define KSZ9567_VLAN_TABLE_ENTRY2_PORT6_FORWARD 0x00000020
1434 #define KSZ9567_VLAN_TABLE_ENTRY2_PORT5_FORWARD 0x00000010
1435 #define KSZ9567_VLAN_TABLE_ENTRY2_PORT4_FORWARD 0x00000008
1436 #define KSZ9567_VLAN_TABLE_ENTRY2_PORT3_FORWARD 0x00000004
1437 #define KSZ9567_VLAN_TABLE_ENTRY2_PORT2_FORWARD 0x00000002
1438 #define KSZ9567_VLAN_TABLE_ENTRY2_PORT1_FORWARD 0x00000001
1439 
1440 //VLAN Table Index register
1441 #define KSZ9567_VLAN_TABLE_INDEX_VLAN_INDEX 0x0FFF
1442 
1443 //VLAN Table Access Control register
1444 #define KSZ9567_VLAN_TABLE_ACCESS_CTRL_START_FINISH 0x80
1445 #define KSZ9567_VLAN_TABLE_ACCESS_CTRL_ACTION 0x03
1446 #define KSZ9567_VLAN_TABLE_ACCESS_CTRL_ACTION_NOP 0x00
1447 #define KSZ9567_VLAN_TABLE_ACCESS_CTRL_ACTION_WRITE 0x01
1448 #define KSZ9567_VLAN_TABLE_ACCESS_CTRL_ACTION_READ 0x02
1449 #define KSZ9567_VLAN_TABLE_ACCESS_CTRL_ACTION_CLEAR 0x03
1450 
1451 //ALU Table Index 0 register
1452 #define KSZ9567_ALU_TABLE_INDEX0_FID_INDEX 0x007F0000
1453 #define KSZ9567_ALU_TABLE_INDEX0_MAC_INDEX_MSB 0x0000FFFF
1454 
1455 //ALU Table Index 1 register
1456 #define KSZ9567_ALU_TABLE_INDEX1_MAC_INDEX_LSB 0xFFFFFFFF
1457 
1458 //ALU Table Access Control register
1459 #define KSZ9567_ALU_TABLE_CTRL_VALID_COUNT 0x3FFF0000
1460 #define KSZ9567_ALU_TABLE_CTRL_START_FINISH 0x00000080
1461 #define KSZ9567_ALU_TABLE_CTRL_VALID 0x00000040
1462 #define KSZ9567_ALU_TABLE_CTRL_VALID_ENTRY_OR_SEARCH_END 0x00000020
1463 #define KSZ9567_ALU_TABLE_CTRL_DIRECT 0x00000004
1464 #define KSZ9567_ALU_TABLE_CTRL_ACTION 0x00000003
1465 #define KSZ9567_ALU_TABLE_CTRL_ACTION_NOP 0x00000000
1466 #define KSZ9567_ALU_TABLE_CTRL_ACTION_WRITE 0x00000001
1467 #define KSZ9567_ALU_TABLE_CTRL_ACTION_READ 0x00000002
1468 #define KSZ9567_ALU_TABLE_CTRL_ACTION_SEARCH 0x00000003
1469 
1470 //Static Address and Reserved Multicast Table Control register
1471 #define KSZ9567_STATIC_MCAST_TABLE_CTRL_TABLE_INDEX 0x003F0000
1472 #define KSZ9567_STATIC_MCAST_TABLE_CTRL_START_FINISH 0x00000080
1473 #define KSZ9567_STATIC_MCAST_TABLE_CTRL_TABLE_SELECT 0x00000002
1474 #define KSZ9567_STATIC_MCAST_TABLE_CTRL_ACTION 0x00000001
1475 #define KSZ9567_STATIC_MCAST_TABLE_CTRL_ACTION_READ 0x00000000
1476 #define KSZ9567_STATIC_MCAST_TABLE_CTRL_ACTION_WRITE 0x00000001
1477 
1478 //ALU Table Entry 1 register
1479 #define KSZ9567_ALU_TABLE_ENTRY1_STATIC 0x80000000
1480 #define KSZ9567_ALU_TABLE_ENTRY1_SRC_FILTER 0x40000000
1481 #define KSZ9567_ALU_TABLE_ENTRY1_DES_FILTER 0x20000000
1482 #define KSZ9567_ALU_TABLE_ENTRY1_PRIORITY 0x1C000000
1483 #define KSZ9567_ALU_TABLE_ENTRY1_AGE_COUNT 0x1C000000
1484 #define KSZ9567_ALU_TABLE_ENTRY1_MSTP 0x00000007
1485 
1486 //ALU Table Entry 2 register
1487 #define KSZ9567_ALU_TABLE_ENTRY2_OVERRIDE 0x80000000
1488 #define KSZ9567_ALU_TABLE_ENTRY2_PORT_FORWARD 0x0000007F
1489 #define KSZ9567_ALU_TABLE_ENTRY2_PORT7_FORWARD 0x00000040
1490 #define KSZ9567_ALU_TABLE_ENTRY2_PORT6_FORWARD 0x00000020
1491 #define KSZ9567_ALU_TABLE_ENTRY2_PORT5_FORWARD 0x00000010
1492 #define KSZ9567_ALU_TABLE_ENTRY2_PORT4_FORWARD 0x00000008
1493 #define KSZ9567_ALU_TABLE_ENTRY2_PORT3_FORWARD 0x00000004
1494 #define KSZ9567_ALU_TABLE_ENTRY2_PORT2_FORWARD 0x00000002
1495 #define KSZ9567_ALU_TABLE_ENTRY2_PORT1_FORWARD 0x00000001
1496 
1497 //ALU Table Entry 3 register
1498 #define KSZ9567_ALU_TABLE_ENTRY3_FID 0x007F0000
1499 #define KSZ9567_ALU_TABLE_ENTRY3_MAC_ADDR_MSB 0x0000FFFF
1500 
1501 //ALU Table Entry 4 register
1502 #define KSZ9567_ALU_TABLE_ENTRY4_MAC_ADDR_LSB 0xFFFFFFFF
1503 
1504 //Static Address Table Entry 1 register
1505 #define KSZ9567_STATIC_TABLE_ENTRY1_VALID 0x80000000
1506 #define KSZ9567_STATIC_TABLE_ENTRY1_SRC_FILTER 0x40000000
1507 #define KSZ9567_STATIC_TABLE_ENTRY1_DES_FILTER 0x20000000
1508 #define KSZ9567_STATIC_TABLE_ENTRY1_PRIORITY 0x1C000000
1509 #define KSZ9567_STATIC_TABLE_ENTRY1_MSTP 0x00000007
1510 
1511 //Static Address Table Entry 2 register
1512 #define KSZ9567_STATIC_TABLE_ENTRY2_OVERRIDE 0x80000000
1513 #define KSZ9567_STATIC_TABLE_ENTRY2_USE_FID 0x40000000
1514 #define KSZ9567_STATIC_TABLE_ENTRY2_PORT_FORWARD 0x0000007F
1515 #define KSZ9567_STATIC_TABLE_ENTRY2_PORT7_FORWARD 0x00000040
1516 #define KSZ9567_STATIC_TABLE_ENTRY2_PORT6_FORWARD 0x00000020
1517 #define KSZ9567_STATIC_TABLE_ENTRY2_PORT5_FORWARD 0x00000010
1518 #define KSZ9567_STATIC_TABLE_ENTRY2_PORT4_FORWARD 0x00000008
1519 #define KSZ9567_STATIC_TABLE_ENTRY2_PORT3_FORWARD 0x00000004
1520 #define KSZ9567_STATIC_TABLE_ENTRY2_PORT2_FORWARD 0x00000002
1521 #define KSZ9567_STATIC_TABLE_ENTRY2_PORT1_FORWARD 0x00000001
1522 
1523 //Static Address Table Entry 3 register
1524 #define KSZ9567_STATIC_TABLE_ENTRY3_FID 0x007F0000
1525 #define KSZ9567_STATIC_TABLE_ENTRY3_MAC_ADDR_MSB 0x0000FFFF
1526 
1527 //Static Address Table Entry 4 register
1528 #define KSZ9567_STATIC_TABLE_ENTRY4_MAC_ADDR_LSB 0xFFFFFFFF
1529 
1530 //Reserved Multicast Table Entry 2 register
1531 #define KSZ9567_RES_MCAST_TABLE_ENTRY2_PORT_FORWARD 0x0000007F
1532 #define KSZ9567_RES_MCAST_TABLE_ENTRY2_PORT7_FORWARD 0x00000040
1533 #define KSZ9567_RES_MCAST_TABLE_ENTRY2_PORT6_FORWARD 0x00000020
1534 #define KSZ9567_RES_MCAST_TABLE_ENTRY2_PORT5_FORWARD 0x00000010
1535 #define KSZ9567_RES_MCAST_TABLE_ENTRY2_PORT4_FORWARD 0x00000008
1536 #define KSZ9567_RES_MCAST_TABLE_ENTRY2_PORT3_FORWARD 0x00000004
1537 #define KSZ9567_RES_MCAST_TABLE_ENTRY2_PORT2_FORWARD 0x00000002
1538 #define KSZ9567_RES_MCAST_TABLE_ENTRY2_PORT1_FORWARD 0x00000001
1539 
1540 //Global PTP Clock Control register
1541 #define KSZ9567_GLOBAL_PTP_CLK_CTRL_SW_FREQ_ADJ_DIS 0x8000
1542 #define KSZ9567_GLOBAL_PTP_CLK_CTRL_PTP_CLK_STEP_ADJ 0x0040
1543 #define KSZ9567_GLOBAL_PTP_CLK_CTRL_PTP_STEP_DIR 0x0020
1544 #define KSZ9567_GLOBAL_PTP_CLK_CTRL_PTP_CLK_READ 0x0010
1545 #define KSZ9567_GLOBAL_PTP_CLK_CTRL_PTP_CLK_LOAD 0x0008
1546 #define KSZ9567_GLOBAL_PTP_CLK_CTRL_PTP_CLK_CONTINUOUS_ADJ 0x0004
1547 #define KSZ9567_GLOBAL_PTP_CLK_CTRL_PTP_CLK_EN 0x0002
1548 #define KSZ9567_GLOBAL_PTP_CLK_CTRL_PTP_CLK_RESET 0x0001
1549 
1550 //Global PTP RTC Clock Phase register
1551 #define KSZ9567_GLOBAL_PTP_RTC_CLK_PHASE_PTP_RTC_8NS_PHASE 0x0007
1552 
1553 //Global PTP Clock Sub-Nanosecond Rate High Word register
1554 #define KSZ9567_GLOBAL_PTP_CLK_SUB_NS_RATE_H_PTP_RATE_DIR 0x8000
1555 #define KSZ9567_GLOBAL_PTP_CLK_SUB_NS_RATE_H_PTP_TEMP_ADJ_MODE 0x4000
1556 #define KSZ9567_GLOBAL_PTP_CLK_SUB_NS_RATE_H_PTP_RTC_SUB_NS_29_16 0x3FFF
1557 
1558 //Global PTP Clock Sub-Nanosecond Rate Low Word register
1559 #define KSZ9567_GLOBAL_PTP_CLK_SUB_NS_RATE_L_PTP_RTC_SUB_NS_15_0 0xFFFF
1560 
1561 //Global PTP Message Config 1 register
1562 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1_IEEE_1588_PTP_MODE 0x0040
1563 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1_ETH_PTP_DETECT 0x0020
1564 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1_IPV4_UDP_PTP_DETECT 0x0010
1565 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1_IPV6_UDP_PTP_DETECT 0x0008
1566 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1_E2E_CLK_MODE 0x0000
1567 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1_P2P_CLK_MODE 0x0004
1568 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1_SLAVE_OC_CLK_MODE 0x0000
1569 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1_MASTER_OC_CLK_MODE 0x0002
1570 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1_TWO_STEP_CLK_MODE 0x0000
1571 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1_ONE_STEP_CLK_MODE 0x0001
1572 
1573 //Global PTP Message Config 2 register
1574 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG2_UNICAST_PTP_EN 0x1000
1575 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG2_ALT_MASTER_EN 0x0800
1576 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG2_PTP_MSG_PRIO_TX_QUEUE 0x0400
1577 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG2_CHECK_SYNC_FOLLOW_UP 0x0200
1578 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG2_CHECK_DELAY_REQ_RESP 0x0100
1579 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG2_CHECK_PDELAY_REQ_RESP 0x0080
1580 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG2_DROP_SYNC_FOLLOW_UP_DELAY_REQ 0x0020
1581 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG2_CHECK_DOMAIN 0x0010
1582 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG2_IPV4_UDP_CHECKSUM_EN 0x0004
1583 
1584 //Global PTP Domain and Version register
1585 #define KSZ9567_GLOBAL_PTP_DOMAIN_VERSION_PTP_VERSION 0x0F00
1586 #define KSZ9567_GLOBAL_PTP_DOMAIN_VERSION_PTP_DOMAIN 0x00FF
1587 
1588 //Global PTP Unit Index register
1589 #define KSZ9567_GLOBAL_PTP_UNIT_INDEX_TS_PTR_INDEX 0x00000100
1590 #define KSZ9567_GLOBAL_PTP_UNIT_INDEX_TS_PTR_INDEX_UNIT0 0x00000000
1591 #define KSZ9567_GLOBAL_PTP_UNIT_INDEX_TS_PTR_INDEX_UNIT1 0x00000100
1592 #define KSZ9567_GLOBAL_PTP_UNIT_INDEX_TRIGGER_PTR_INDEX 0x00000003
1593 #define KSZ9567_GLOBAL_PTP_UNIT_INDEX_TRIGGER_PTR_INDEX_UNIT0 0x00000000
1594 #define KSZ9567_GLOBAL_PTP_UNIT_INDEX_TRIGGER_PTR_INDEX_UNIT1 0x00000001
1595 #define KSZ9567_GLOBAL_PTP_UNIT_INDEX_TRIGGER_PTR_INDEX_UNIT2 0x00000002
1596 
1597 //GPIO Status Monitor 0 register
1598 #define KSZ9567_GPIO_STATUS_MONITOR0_TRIGGER_ERROR 0x00070000
1599 #define KSZ9567_GPIO_STATUS_MONITOR0_TRIGGER_DONE 0x00000007
1600 
1601 //GPIO Status Monitor 1 register
1602 #define KSZ9567_GPIO_STATUS_MONITOR1_TRIGGER_INT_STATUS 0x00070000
1603 #define KSZ9567_GPIO_STATUS_MONITOR1_TS_INT_STATUS 0x00000003
1604 
1605 //Timestamp Control and Status register
1606 #define KSZ9567_TS_CTRL_STAT_GPIO_OUT_SEL 0x00000100
1607 #define KSZ9567_TS_CTRL_STAT_GPIO_IN 0x00000080
1608 #define KSZ9567_TS_CTRL_STAT_GPIO_OEN 0x00000040
1609 #define KSZ9567_TS_CTRL_STAT_TS_INT_ENB 0x00000020
1610 #define KSZ9567_TS_CTRL_STAT_TRIGGER_ACTIVE 0x00000010
1611 #define KSZ9567_TS_CTRL_STAT_TRIGGER_EN 0x00000008
1612 #define KSZ9567_TS_CTRL_STAT_TRIGGER_SW_RESET 0x00000004
1613 #define KSZ9567_TS_CTRL_STAT_TS_ENB 0x00000002
1614 #define KSZ9567_TS_CTRL_STAT_TS_SW_RESET 0x00000001
1615 
1616 //Trigger Output Unit Target Time Nanosecond register
1617 #define KSZ9567_TOU_TARGET_TIME_NS_TRIGGER_TARGET_TIME_NS 0x3FFFFFFF
1618 
1619 //Trigger Output Unit Target Time Second register
1620 #define KSZ9567_TOU_TARGET_TIME_S_TRIGGER_TARGET_TIME_S 0xFFFFFFFF
1621 
1622 //Trigger Output Unit Control 1 register
1623 #define KSZ9567_TOU_CTRL1_CASCADE_MODE_ENB 0x80000000
1624 #define KSZ9567_TOU_CTRL1_CASCADE_MODE_TAIL 0x40000000
1625 #define KSZ9567_TOU_CTRL1_CASCADE_MODE_DONE 0x0C000000
1626 #define KSZ9567_TOU_CTRL1_TRIGGER_NOW 0x02000000
1627 #define KSZ9567_TOU_CTRL1_TRIGGER_NOTIFY 0x01000000
1628 #define KSZ9567_TOU_CTRL1_TRIGGER_EDGE 0x00800000
1629 #define KSZ9567_TOU_CTRL1_TRIGGER_PATTERN 0x00700000
1630 #define KSZ9567_TOU_CTRL1_TRIGGER_PATTERN_NEG_EDGE 0x00000000
1631 #define KSZ9567_TOU_CTRL1_TRIGGER_PATTERN_POS_EDGE 0x00100000
1632 #define KSZ9567_TOU_CTRL1_TRIGGER_PATTERN_NEG_PULSE 0x00200000
1633 #define KSZ9567_TOU_CTRL1_TRIGGER_PATTERN_POS_PULSE 0x00300000
1634 #define KSZ9567_TOU_CTRL1_TRIGGER_PATTERN_NEG_CYCLE 0x00400000
1635 #define KSZ9567_TOU_CTRL1_TRIGGER_PATTERN_POS_CYCLE 0x00500000
1636 #define KSZ9567_TOU_CTRL1_TRIGGER_PATTERN_REG_OUTPUT 0x00600000
1637 #define KSZ9567_TOU_CTRL1_TRIGGER_GPIO 0x00010000
1638 #define KSZ9567_TOU_CTRL1_TRIGGER_GPIO_1 0x00000000
1639 #define KSZ9567_TOU_CTRL1_TRIGGER_GPIO_2 0x00010000
1640 #define KSZ9567_TOU_CTRL1_TRIGGER_PATTERN_ITERATION 0x0000FFFF
1641 
1642 //Trigger Output Unit Control 2 register
1643 #define KSZ9567_TOU_CTRL2_TRIGGER_CYCLE_WIDTH 0xFFFFFFFF
1644 
1645 //Trigger Output Unit Control 3 register
1646 #define KSZ9567_TOU_CTRL3_TRIGGER_CYCLE 0xFFFF0000
1647 #define KSZ9567_TOU_CTRL3_TRIGGER_BIT_PATTERN 0x0000FFFF
1648 
1649 //Trigger Output Unit Control 4 register
1650 #define KSZ9567_TOU_CTRL4_CASCADE_INTERATION_CYCLE_TIME 0xFFFFFFFF
1651 
1652 //Trigger Output Unit Control 5 register
1653 #define KSZ9567_TOU_CTRL5_PPS_PULSE_WIDTH 0x00FF0000
1654 #define KSZ9567_TOU_CTRL5_TRIGGER_PULSE_WIDTH 0x0000FFFF
1655 
1656 //Timestamp Status and Control register
1657 #define KSZ9567_TS_STAT_CTRL_TS_EVENT_DET_CNT 0x001E0000
1658 #define KSZ9567_TS_STAT_CTRL_TS_DET_EVENT_CNT_OVERFLOW 0x00010000
1659 #define KSZ9567_TS_STAT_CTRL_TS_RISING_EDGE_ENB 0x00000080
1660 #define KSZ9567_TS_STAT_CTRL_TS_FALLING_EDGE_ENB 0x00000040
1661 #define KSZ9567_TS_STAT_CTRL_TS_CASCADE_MODE_TAIL 0x00000020
1662 #define KSZ9567_TS_STAT_CTRL_TS_UPSTREAM_CASCADE_MODE_SEL 0x00000002
1663 #define KSZ9567_TS_STAT_CTRL_TS_CASCADE_MODE_ENB 0x00000001
1664 
1665 //Timestamp 1st Sample Time Nanoseconds register
1666 #define KSZ9567_TS_SAMPLE1_TIME_NS_TS_SAMPLE_EDGE_1ST 0x40000000
1667 #define KSZ9567_TS_SAMPLE1_TIME_NS_TS_SAMPLE_TIME_NS_1ST 0x3FFFFFFF
1668 
1669 //Timestamp 1st Sample Time Seconds register
1670 #define KSZ9567_TS_SAMPLE1_TIME_S_TS_SAMPLE_TIME_S_1ST 0xFFFFFFFF
1671 
1672 //Timestamp 1st Sample Time Phase register
1673 #define KSZ9567_TS_SAMPLE1_TIME_PHASE_TS_SAMPLE_TIME_SUB_8NS_1ST 0x00000007
1674 
1675 //Timestamp 2nd Sample Time Nanoseconds register
1676 #define KSZ9567_TS_SAMPLE2_TIME_NS_TS_SAMPLE_EDGE_2ND 0x40000000
1677 #define KSZ9567_TS_SAMPLE2_TIME_NS_TS_SAMPLE_TIME_NS_2ND 0x3FFFFFFF
1678 
1679 //Timestamp 2nd Sample Time Seconds register
1680 #define KSZ9567_TS_SAMPLE2_TIME_S_TS_SAMPLE_TIME_S_2ND 0xFFFFFFFF
1681 
1682 //Timestamp 2nd Sample Time Phase register
1683 #define KSZ9567_TS_SAMPLE2_TIME_PHASE_TS_SAMPLE_TIME_SUB_8NS_2ND 0x00000007
1684 
1685 //Timestamp 3rd Sample Time Nanoseconds register
1686 #define KSZ9567_TS_SAMPLE3_TIME_NS_TS_SAMPLE_EDGE_3RD 0x40000000
1687 #define KSZ9567_TS_SAMPLE3_TIME_NS_TS_SAMPLE_TIME_NS_3RD 0x3FFFFFFF
1688 
1689 //Timestamp 3rd Sample Time Seconds register
1690 #define KSZ9567_TS_SAMPLE3_TIME_S_TS_SAMPLE_TIME_S_3RD 0xFFFFFFFF
1691 
1692 //Timestamp 3rd Sample Time Phase register
1693 #define KSZ9567_TS_SAMPLE3_TIME_PHASE_TS_SAMPLE_TIME_SUB_8NS_3RD 0x00000007
1694 
1695 //Timestamp 4th Sample Time Nanoseconds register
1696 #define KSZ9567_TS_SAMPLE4_TIME_NS_TS_SAMPLE_EDGE_4TH 0x40000000
1697 #define KSZ9567_TS_SAMPLE4_TIME_NS_TS_SAMPLE_TIME_NS_4TH 0x3FFFFFFF
1698 
1699 //Timestamp 4th Sample Time Seconds register
1700 #define KSZ9567_TS_SAMPLE4_TIME_S_TS_SAMPLE_TIME_S_4TH 0xFFFFFFFF
1701 
1702 //Timestamp 4th Sample Time Phase register
1703 #define KSZ9567_TS_SAMPLE4_TIME_PHASE_TS_SAMPLE_TIME_SUB_8NS_4TH 0x00000007
1704 
1705 //Timestamp 5th Sample Time Nanoseconds register
1706 #define KSZ9567_TS_SAMPLE5_TIME_NS_TS_SAMPLE_EDGE_5TH 0x40000000
1707 #define KSZ9567_TS_SAMPLE5_TIME_NS_TS_SAMPLE_TIME_NS_5TH 0x3FFFFFFF
1708 
1709 //Timestamp 5th Sample Time Seconds register
1710 #define KSZ9567_TS_SAMPLE5_TIME_S_TS_SAMPLE_TIME_S_5TH 0xFFFFFFFF
1711 
1712 //Timestamp 5th Sample Time Phase register
1713 #define KSZ9567_TS_SAMPLE5_TIME_PHASE_TS_SAMPLE_TIME_SUB_8NS_5TH 0x00000007
1714 
1715 //Timestamp 6th Sample Time Nanoseconds register
1716 #define KSZ9567_TS_SAMPLE6_TIME_NS_TS_SAMPLE_EDGE_6TH 0x40000000
1717 #define KSZ9567_TS_SAMPLE6_TIME_NS_TS_SAMPLE_TIME_NS_6TH 0x3FFFFFFF
1718 
1719 //Timestamp 6th Sample Time Seconds register
1720 #define KSZ9567_TS_SAMPLE6_TIME_S_TS_SAMPLE_TIME_S_6TH 0xFFFFFFFF
1721 
1722 //Timestamp 6th Sample Time Phase register
1723 #define KSZ9567_TS_SAMPLE6_TIME_PHASE_TS_SAMPLE_TIME_SUB_8NS_6TH 0x00000007
1724 
1725 //Timestamp 7th Sample Time Nanoseconds register
1726 #define KSZ9567_TS_SAMPLE7_TIME_NS_TS_SAMPLE_EDGE_7TH 0x40000000
1727 #define KSZ9567_TS_SAMPLE7_TIME_NS_TS_SAMPLE_TIME_NS_7TH 0x3FFFFFFF
1728 
1729 //Timestamp 7th Sample Time Seconds register
1730 #define KSZ9567_TS_SAMPLE7_TIME_S_TS_SAMPLE_TIME_S_7TH 0xFFFFFFFF
1731 
1732 //Timestamp 7th Sample Time Phase register
1733 #define KSZ9567_TS_SAMPLE7_TIME_PHASE_TS_SAMPLE_TIME_SUB_8NS_7TH 0x00000007
1734 
1735 //Timestamp 8th Sample Time Nanoseconds register
1736 #define KSZ9567_TS_SAMPLE8_TIME_NS_TS_SAMPLE_EDGE_8TH 0x40000000
1737 #define KSZ9567_TS_SAMPLE8_TIME_NS_TS_SAMPLE_TIME_NS_8TH 0x3FFFFFFF
1738 
1739 //Timestamp 8th Sample Time Seconds register
1740 #define KSZ9567_TS_SAMPLE8_TIME_S_TS_SAMPLE_TIME_S_8TH 0xFFFFFFFF
1741 
1742 //Timestamp 8th Sample Time Phase register
1743 #define KSZ9567_TS_SAMPLE8_TIME_PHASE_TS_SAMPLE_TIME_SUB_8NS_8TH 0x00000007
1744 
1745 //Port N Default Tag 0 register
1746 #define KSZ9567_PORTn_DEFAULT_TAG0_PCP 0xE0
1747 #define KSZ9567_PORTn_DEFAULT_TAG0_DEI 0x10
1748 #define KSZ9567_PORTn_DEFAULT_TAG0_VID_MSB 0x0F
1749 
1750 //Port N Default Tag 1 register
1751 #define KSZ9567_PORTn_DEFAULT_TAG1_VID_LSB 0xFF
1752 
1753 //Port N Interrupt Status register
1754 #define KSZ9567_PORTn_INT_STATUS_SGMII_AN_DONE 0x08
1755 #define KSZ9567_PORTn_INT_STATUS_PTP 0x04
1756 #define KSZ9567_PORTn_INT_STATUS_PHY 0x02
1757 #define KSZ9567_PORTn_INT_STATUS_ACL 0x01
1758 
1759 //Port N Interrupt Mask register
1760 #define KSZ9567_PORTn_INT_MASK_SGMII_AN_DONE 0x08
1761 #define KSZ9567_PORTn_INT_MASK_PTP 0x04
1762 #define KSZ9567_PORTn_INT_MASK_PHY 0x02
1763 #define KSZ9567_PORTn_INT_MASK_ACL 0x01
1764 
1765 //Port N Operation Control 0 register
1766 #define KSZ9567_PORTn_OP_CTRL0_LOCAL_LOOPBACK 0x80
1767 #define KSZ9567_PORTn_OP_CTRL0_REMOTE_LOOPBACK 0x40
1768 #define KSZ9567_PORTn_OP_CTRL0_TAIL_TAG_EN 0x04
1769 #define KSZ9567_PORTn_OP_CTRL0_TX_QUEUE_SPLIT_EN 0x03
1770 
1771 //Port N Status register
1772 #define KSZ9567_PORTn_STATUS_SPEED 0x18
1773 #define KSZ9567_PORTn_STATUS_SPEED_10MBPS 0x00
1774 #define KSZ9567_PORTn_STATUS_SPEED_100MBPS 0x08
1775 #define KSZ9567_PORTn_STATUS_SPEED_1000MBPS 0x10
1776 #define KSZ9567_PORTn_STATUS_DUPLEX 0x04
1777 #define KSZ9567_PORTn_STATUS_TX_FLOW_CTRL_EN 0x02
1778 #define KSZ9567_PORTn_STATUS_RX_FLOW_CTRL_EN 0x01
1779 
1780 //Port 7 SGMII Address register
1781 #define KSZ9567_PORT7_SGMII_ADDR_AUTO_INC_ENB 0x00800000
1782 #define KSZ9567_PORT7_SGMII_ADDR_SGMII_ADDR 0x001FFFFF
1783 
1784 //Port 7 SGMII Data register
1785 #define KSZ9567_PORT7_SGMII_DATA_SGMII_DATA 0xFFFF
1786 
1787 //XMII Port N Control 0 register
1788 #define KSZ9567_PORTn_XMII_CTRL0_DUPLEX 0x40
1789 #define KSZ9567_PORTn_XMII_CTRL0_TX_FLOW_CTRL_EN 0x20
1790 #define KSZ9567_PORTn_XMII_CTRL0_SPEED_10_100 0x10
1791 #define KSZ9567_PORTn_XMII_CTRL0_RX_FLOW_CTRL_EN 0x08
1792 
1793 //XMII Port N Control 1 register
1794 #define KSZ9567_PORTn_XMII_CTRL1_SPEED_1000 0x40
1795 #define KSZ9567_PORTn_XMII_CTRL1_RGMII_ID_IG 0x10
1796 #define KSZ9567_PORTn_XMII_CTRL1_RGMII_ID_EG 0x08
1797 #define KSZ9567_PORTn_XMII_CTRL1_MII_RMII_MODE 0x04
1798 #define KSZ9567_PORTn_XMII_CTRL1_IF_TYPE 0x03
1799 #define KSZ9567_PORTn_XMII_CTRL1_IF_TYPE_RGMII 0x00
1800 #define KSZ9567_PORTn_XMII_CTRL1_IF_TYPE_RMII 0x01
1801 #define KSZ9567_PORTn_XMII_CTRL1_IF_TYPE_MII 0x03
1802 
1803 //Port N MAC Control 0 register
1804 #define KSZ9567_PORTn_MAC_CTRL0_BCAST_STORM_PROTECT_EN 0x02
1805 
1806 //Port N MAC Control 1 register
1807 #define KSZ9567_PORTn_MAC_CTRL1_BACK_PRESSURE_EN 0x08
1808 #define KSZ9567_PORTn_MAC_CTRL1_PASS_ALL_FRAMES 0x01
1809 
1810 //Port N MIB Control and Status register
1811 #define KSZ9567_PORTn_MIB_CTRL_STAT_MIB_COUNTER_OVERFLOW 0x80000000
1812 #define KSZ9567_PORTn_MIB_CTRL_STAT_MIB_READ 0x02000000
1813 #define KSZ9567_PORTn_MIB_CTRL_STAT_MIB_FLUSH_FREEZE 0x01000000
1814 #define KSZ9567_PORTn_MIB_CTRL_STAT_MIB_INDEX 0x00FF0000
1815 #define KSZ9567_PORTn_MIB_CTRL_STAT_MIB_COUNTER_VALUE_35_32 0x0000000F
1816 
1817 //Port N MIB Data register
1818 #define KSZ9567_PORTn_MIB_DATA_MIB_COUNTER_VALUE_31_0 0xFFFFFFFF
1819 
1820 //Port N ACL Access Control 0 register
1821 #define KSZ9567_PORTn_ACL_ACCESS_CTRL0_WRITE_STATUS 0x40
1822 #define KSZ9567_PORTn_ACL_ACCESS_CTRL0_READ_STATUS 0x20
1823 #define KSZ9567_PORTn_ACL_ACCESS_CTRL0_READ 0x00
1824 #define KSZ9567_PORTn_ACL_ACCESS_CTRL0_WRITE 0x10
1825 #define KSZ9567_PORTn_ACL_ACCESS_CTRL0_ACL_INDEX 0x0F
1826 
1827 //Port N Port Mirroring Control register
1828 #define KSZ9567_PORTn_MIRRORING_CTRL_RECEIVE_SNIFF 0x40
1829 #define KSZ9567_PORTn_MIRRORING_CTRL_TRANSMIT_SNIFF 0x20
1830 #define KSZ9567_PORTn_MIRRORING_CTRL_SNIFFER_PORT 0x02
1831 
1832 //Port N Authentication Control register
1833 #define KSZ9567_PORTn_AUTH_CTRL_ACL_EN 0x04
1834 #define KSZ9567_PORTn_AUTH_CTRL_AUTH_MODE 0x03
1835 #define KSZ9567_PORTn_AUTH_CTRL_AUTH_MODE_PASS 0x00
1836 #define KSZ9567_PORTn_AUTH_CTRL_AUTH_MODE_BLOCK 0x01
1837 #define KSZ9567_PORTn_AUTH_CTRL_AUTH_MODE_TRAP 0x02
1838 
1839 //Port N Pointer register
1840 #define KSZ9567_PORTn_PTR_PORT_INDEX 0x00070000
1841 #define KSZ9567_PORTn_PTR_QUEUE_PTR 0x00000003
1842 
1843 //Port N Control 1 register
1844 #define KSZ9567_PORTn_CTRL1_PORT_VLAN_MEMBERSHIP 0x0000007F
1845 #define KSZ9567_PORTn_CTRL1_PORT7_VLAN_MEMBERSHIP 0x00000040
1846 #define KSZ9567_PORTn_CTRL1_PORT6_VLAN_MEMBERSHIP 0x00000020
1847 #define KSZ9567_PORTn_CTRL1_PORT5_VLAN_MEMBERSHIP 0x00000010
1848 #define KSZ9567_PORTn_CTRL1_PORT4_VLAN_MEMBERSHIP 0x00000008
1849 #define KSZ9567_PORTn_CTRL1_PORT3_VLAN_MEMBERSHIP 0x00000004
1850 #define KSZ9567_PORTn_CTRL1_PORT2_VLAN_MEMBERSHIP 0x00000002
1851 #define KSZ9567_PORTn_CTRL1_PORT1_VLAN_MEMBERSHIP 0x00000001
1852 
1853 //Port N Control 2 register
1854 #define KSZ9567_PORTn_CTRL2_NULL_VID_LOOKUP_EN 0x80
1855 #define KSZ9567_PORTn_CTRL2_INGRESS_VLAN_FILT 0x40
1856 #define KSZ9567_PORTn_CTRL2_DISCARD_NON_PVID_PKT 0x20
1857 #define KSZ9567_PORTn_CTRL2_802_1X_EN 0x10
1858 #define KSZ9567_PORTn_CTRL2_SELF_ADDR_FILT 0x08
1859 
1860 //Port N MSTP Pointer register
1861 #define KSZ9567_PORTn_MSTP_PTR_MSTP_PTR 0x07
1862 
1863 //Port N MSTP State register
1864 #define KSZ9567_PORTn_MSTP_STATE_TRANSMIT_EN 0x04
1865 #define KSZ9567_PORTn_MSTP_STATE_RECEIVE_EN 0x02
1866 #define KSZ9567_PORTn_MSTP_STATE_LEARNING_DIS 0x01
1867 
1868 //Port N PTP Asymmetry Correction register
1869 #define KSZ9567_PORTn_PTP_ASYM_CORRECTION_PTP_ASYM_COR_SIGN 0x8000
1870 #define KSZ9567_PORTn_PTP_ASYM_CORRECTION_PTP_ASYM_COR 0x7FFF
1871 
1872 //Port N PTP Timestamp Interrupt Status register
1873 #define KSZ9567_PORTn_PTP_TS_INT_STAT_TS_SYNC_INT_STATUS 0x8000
1874 #define KSZ9567_PORTn_PTP_TS_INT_STAT_TS_PDLY_REQ_INT_STATUS 0x4000
1875 #define KSZ9567_PORTn_PTP_TS_INT_STAT_TS_PDLY_RESP_INT_STATUS 0x2000
1876 
1877 //Port N PTP Timestamp Interrupt Enable register
1878 #define KSZ9567_PORTn_PTP_TS_INT_EN_TS_SYNC_INT_ENB 0x8000
1879 #define KSZ9567_PORTn_PTP_TS_INT_EN_TS_PDLY_REQ_INT_ENB 0x4000
1880 #define KSZ9567_PORTn_PTP_TS_INT_EN_TS_PDLY_RESP_INT_ENB 0x2000
1881 
1882 //C++ guard
1883 #ifdef __cplusplus
1884 extern "C" {
1885 #endif
1886 
1887 //KSZ9567 Ethernet switch driver
1888 extern const SwitchDriver ksz9567SwitchDriver;
1889 
1890 //KSZ9567 related functions
1891 error_t ksz9567Init(NetInterface *interface);
1892 void ksz9567InitHook(NetInterface *interface);
1893 
1894 void ksz9567Tick(NetInterface *interface);
1895 
1896 void ksz9567EnableIrq(NetInterface *interface);
1897 void ksz9567DisableIrq(NetInterface *interface);
1898 
1899 void ksz9567EventHandler(NetInterface *interface);
1900 
1901 error_t ksz9567TagFrame(NetInterface *interface, NetBuffer *buffer,
1902  size_t *offset, NetTxAncillary *ancillary);
1903 
1904 error_t ksz9567UntagFrame(NetInterface *interface, uint8_t **frame,
1905  size_t *length, NetRxAncillary *ancillary);
1906 
1907 bool_t ksz9567GetLinkState(NetInterface *interface, uint8_t port);
1908 uint32_t ksz9567GetLinkSpeed(NetInterface *interface, uint8_t port);
1910 
1911 void ksz9567SetPortState(NetInterface *interface, uint8_t port,
1912  SwitchPortState state);
1913 
1915 
1916 void ksz9567SetAgingTime(NetInterface *interface, uint32_t agingTime);
1917 
1918 void ksz9567EnableIgmpSnooping(NetInterface *interface, bool_t enable);
1919 void ksz9567EnableMldSnooping(NetInterface *interface, bool_t enable);
1920 void ksz9567EnableRsvdMcastTable(NetInterface *interface, bool_t enable);
1921 
1923  const SwitchFdbEntry *entry);
1924 
1926  const SwitchFdbEntry *entry);
1927 
1929  SwitchFdbEntry *entry);
1930 
1931 void ksz9567FlushStaticFdbTable(NetInterface *interface);
1932 
1934  SwitchFdbEntry *entry);
1935 
1936 void ksz9567FlushDynamicFdbTable(NetInterface *interface, uint8_t port);
1937 
1939  bool_t enable, uint32_t forwardPorts);
1940 
1941 void ksz9567WritePhyReg(NetInterface *interface, uint8_t port,
1942  uint8_t address, uint16_t data);
1943 
1944 uint16_t ksz9567ReadPhyReg(NetInterface *interface, uint8_t port,
1945  uint8_t address);
1946 
1947 void ksz9567DumpPhyReg(NetInterface *interface, uint8_t port);
1948 
1949 void ksz9567WriteMmdReg(NetInterface *interface, uint8_t port,
1950  uint8_t devAddr, uint16_t regAddr, uint16_t data);
1951 
1952 uint16_t ksz9567ReadMmdReg(NetInterface *interface, uint8_t port,
1953  uint8_t devAddr, uint16_t regAddr);
1954 
1955 void ksz9567WriteSwitchReg8(NetInterface *interface, uint16_t address,
1956  uint8_t data);
1957 
1958 uint8_t ksz9567ReadSwitchReg8(NetInterface *interface, uint16_t address);
1959 
1960 void ksz9567WriteSwitchReg16(NetInterface *interface, uint16_t address,
1961  uint16_t data);
1962 
1963 uint16_t ksz9567ReadSwitchReg16(NetInterface *interface, uint16_t address);
1964 
1965 void ksz9567WriteSwitchReg32(NetInterface *interface, uint16_t address,
1966  uint32_t data);
1967 
1968 uint32_t ksz9567ReadSwitchReg32(NetInterface *interface, uint16_t address);
1969 
1970 //C++ guard
1971 #ifdef __cplusplus
1972 }
1973 #endif
1974 
1975 #endif
void ksz9567FlushDynamicFdbTable(NetInterface *interface, uint8_t port)
Flush dynamic MAC table.
int bool_t
Definition: compiler_port.h:61
uint8_t ksz9567ReadSwitchReg8(NetInterface *interface, uint16_t address)
Read switch register (8 bits)
void ksz9567FlushStaticFdbTable(NetInterface *interface)
Flush static MAC table.
const SwitchDriver ksz9567SwitchDriver
KSZ9567 Ethernet switch driver.
Structure describing a buffer that spans multiple chunks.
Definition: net_mem.h:89
error_t ksz9567GetDynamicFdbEntry(NetInterface *interface, uint_t index, SwitchFdbEntry *entry)
Read an entry from the dynamic MAC table.
uint8_t data[]
Definition: ethernet.h:224
NicDuplexMode ksz9567GetDuplexMode(NetInterface *interface, uint8_t port)
Get duplex mode.
error_t ksz9567AddStaticFdbEntry(NetInterface *interface, const SwitchFdbEntry *entry)
Add a new entry to the static MAC table.
void ksz9567WriteSwitchReg16(NetInterface *interface, uint16_t address, uint16_t data)
Write switch register (16 bits)
bool_t ksz9567GetLinkState(NetInterface *interface, uint8_t port)
Get link state.
uint32_t ksz9567GetLinkSpeed(NetInterface *interface, uint8_t port)
Get link speed.
error_t ksz9567GetStaticFdbEntry(NetInterface *interface, uint_t index, SwitchFdbEntry *entry)
Read an entry from the static MAC table.
error_t
Error codes.
Definition: error.h:43
void ksz9567DumpPhyReg(NetInterface *interface, uint8_t port)
Dump PHY registers for debugging purpose.
void ksz9567EventHandler(NetInterface *interface)
KSZ9567 event handler.
#define NetRxAncillary
Definition: net_misc.h:40
#define NetInterface
Definition: net.h:36
void ksz9567WriteSwitchReg32(NetInterface *interface, uint16_t address, uint32_t data)
Write switch register (32 bits)
error_t ksz9567UntagFrame(NetInterface *interface, uint8_t **frame, size_t *length, NetRxAncillary *ancillary)
Decode tail tag from incoming Ethernet frame.
void ksz9567WritePhyReg(NetInterface *interface, uint8_t port, uint8_t address, uint16_t data)
Write PHY register.
void ksz9567InitHook(NetInterface *interface)
KSZ9567 custom configuration.
void ksz9567SetUnknownMcastFwdPorts(NetInterface *interface, bool_t enable, uint32_t forwardPorts)
Set forward ports for unknown multicast packets.
uint16_t ksz9567ReadMmdReg(NetInterface *interface, uint8_t port, uint8_t devAddr, uint16_t regAddr)
Read MMD register.
#define NetTxAncillary
Definition: net_misc.h:36
SwitchPortState
Switch port state.
Definition: nic.h:134
uint8_t length
Definition: tcp.h:375
SwitchPortState ksz9567GetPortState(NetInterface *interface, uint8_t port)
Get port state.
void ksz9567SetAgingTime(NetInterface *interface, uint32_t agingTime)
Set aging time for dynamic filtering entries.
uint32_t ksz9567ReadSwitchReg32(NetInterface *interface, uint16_t address)
Read switch register (32 bits)
error_t ksz9567Init(NetInterface *interface)
KSZ9567 Ethernet switch initialization.
uint16_t port
Definition: dns_common.h:270
uint16_t regAddr
error_t ksz9567DeleteStaticFdbEntry(NetInterface *interface, const SwitchFdbEntry *entry)
Remove an entry from the static MAC table.
Ethernet switch driver.
Definition: nic.h:325
void ksz9567WriteSwitchReg8(NetInterface *interface, uint16_t address, uint8_t data)
Write switch register (8 bits)
Ipv6Addr address[]
Definition: ipv6.h:325
void ksz9567Tick(NetInterface *interface)
KSZ9567 timer handler.
NicDuplexMode
Duplex mode.
Definition: nic.h:122
Network interface controller abstraction layer.
void ksz9567EnableRsvdMcastTable(NetInterface *interface, bool_t enable)
Enable reserved multicast table.
uint16_t ksz9567ReadPhyReg(NetInterface *interface, uint8_t port, uint8_t address)
Read PHY register.
void ksz9567WriteMmdReg(NetInterface *interface, uint8_t port, uint8_t devAddr, uint16_t regAddr, uint16_t data)
Write MMD register.
uint16_t ksz9567ReadSwitchReg16(NetInterface *interface, uint16_t address)
Read switch register (16 bits)
void ksz9567EnableIgmpSnooping(NetInterface *interface, bool_t enable)
Enable IGMP snooping.
void ksz9567DisableIrq(NetInterface *interface)
Disable interrupts.
unsigned int uint_t
Definition: compiler_port.h:57
void ksz9567SetPortState(NetInterface *interface, uint8_t port, SwitchPortState state)
Set port state.
error_t ksz9567TagFrame(NetInterface *interface, NetBuffer *buffer, size_t *offset, NetTxAncillary *ancillary)
Add tail tag to Ethernet frame.
void ksz9567EnableIrq(NetInterface *interface)
Enable interrupts.
void ksz9567EnableMldSnooping(NetInterface *interface, bool_t enable)
Enable MLD snooping.
Forwarding database entry.
Definition: nic.h:149