ksz9567_driver.h
Go to the documentation of this file.
1 /**
2  * @file ksz9567_driver.h
3  * @brief KSZ9567 7-port Gigabit Ethernet switch driver
4  *
5  * @section License
6  *
7  * SPDX-License-Identifier: GPL-2.0-or-later
8  *
9  * Copyright (C) 2010-2026 Oryx Embedded SARL. All rights reserved.
10  *
11  * This file is part of CycloneTCP Open.
12  *
13  * This program is free software; you can redistribute it and/or
14  * modify it under the terms of the GNU General Public License
15  * as published by the Free Software Foundation; either version 2
16  * of the License, or (at your option) any later version.
17  *
18  * This program is distributed in the hope that it will be useful,
19  * but WITHOUT ANY WARRANTY; without even the implied warranty of
20  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21  * GNU General Public License for more details.
22  *
23  * You should have received a copy of the GNU General Public License
24  * along with this program; if not, write to the Free Software Foundation,
25  * Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
26  *
27  * @author Oryx Embedded SARL (www.oryx-embedded.com)
28  * @version 2.6.0
29  **/
30 
31 #ifndef _KSZ9567_DRIVER_H
32 #define _KSZ9567_DRIVER_H
33 
34 //Dependencies
35 #include "core/nic.h"
36 
37 //Port identifiers
38 #define KSZ9567_PORT1 1
39 #define KSZ9567_PORT2 2
40 #define KSZ9567_PORT3 3
41 #define KSZ9567_PORT4 4
42 #define KSZ9567_PORT5 5
43 #define KSZ9567_PORT6 6
44 #define KSZ9567_PORT7 7
45 
46 //Port masks
47 #define KSZ9567_PORT_MASK 0x7F
48 #define KSZ9567_PORT1_MASK 0x01
49 #define KSZ9567_PORT2_MASK 0x02
50 #define KSZ9567_PORT3_MASK 0x04
51 #define KSZ9567_PORT4_MASK 0x08
52 #define KSZ9567_PORT5_MASK 0x10
53 #define KSZ9567_PORT6_MASK 0x20
54 #define KSZ9567_PORT7_MASK 0x40
55 
56 //SPI command byte
57 #define KSZ9567_SPI_CMD_WRITE 0x40000000
58 #define KSZ9567_SPI_CMD_READ 0x60000000
59 #define KSZ9567_SPI_CMD_ADDR 0x001FFFE0
60 
61 //Size of static and dynamic MAC tables
62 #define KSZ9567_STATIC_MAC_TABLE_SIZE 16
63 #define KSZ9567_DYNAMIC_MAC_TABLE_SIZE 4096
64 
65 //Tail tag rules (host to KSZ9567)
66 #define KSZ9567_TAIL_TAG_NORMAL_ADDR_LOOKUP 0x0400
67 #define KSZ9567_TAIL_TAG_PORT_BLOCKING_OVERRIDE 0x0200
68 #define KSZ9567_TAIL_TAG_PRIORITY 0x0180
69 #define KSZ9567_TAIL_TAG_DEST_PORT7 0x0040
70 #define KSZ9567_TAIL_TAG_DEST_PORT6 0x0020
71 #define KSZ9567_TAIL_TAG_DEST_PORT5 0x0010
72 #define KSZ9567_TAIL_TAG_DEST_PORT4 0x0008
73 #define KSZ9567_TAIL_TAG_DEST_PORT3 0x0004
74 #define KSZ9567_TAIL_TAG_DEST_PORT2 0x0002
75 #define KSZ9567_TAIL_TAG_DEST_PORT1 0x0001
76 
77 //Tail tag rules (KSZ9567 to host)
78 #define KSZ9567_TAIL_TAG_PTP_MSG 0x80
79 #define KSZ9567_TAIL_TAG_SRC_PORT 0x07
80 
81 //KSZ9567 PHY registers
82 #define KSZ9567_BMCR 0x00
83 #define KSZ9567_BMSR 0x01
84 #define KSZ9567_PHYID1 0x02
85 #define KSZ9567_PHYID2 0x03
86 #define KSZ9567_ANAR 0x04
87 #define KSZ9567_ANLPAR 0x05
88 #define KSZ9567_ANER 0x06
89 #define KSZ9567_ANNPR 0x07
90 #define KSZ9567_ANLPNPR 0x08
91 #define KSZ9567_GBCR 0x09
92 #define KSZ9567_GBSR 0x0A
93 #define KSZ9567_MMDACR 0x0D
94 #define KSZ9567_MMDAADR 0x0E
95 #define KSZ9567_GBESR 0x0F
96 #define KSZ9567_RLB 0x11
97 #define KSZ9567_LINKMD 0x12
98 #define KSZ9567_DPMAPCSS 0x13
99 #define KSZ9567_RXERCTR 0x15
100 #define KSZ9567_ICSR 0x1B
101 #define KSZ9567_AUTOMDI 0x1C
102 #define KSZ9567_PHYCON 0x1F
103 
104 //KSZ9567 MMD registers
105 #define KSZ9567_MMD_LED_MODE 0x02, 0x00
106 #define KSZ9567_MMD_EEE_ADV 0x07, 0x3C
107 
108 //KSZ9567 SGMII registers
109 #define KSZ9567_SGMII_CTRL 0x1F0000
110 #define KSZ9567_SGMII_STATUS 0x1F0001
111 #define KSZ9567_SGMII_PHYID1 0x1F0002
112 #define KSZ9567_SGMII_PHYID2 0x1F0003
113 #define KSZ9567_SGMII_ANAR 0x1F0004
114 #define KSZ9567_SGMII_ANLPAR 0x1F0005
115 #define KSZ9567_SGMII_ANER 0x1F0006
116 #define KSZ9567_SGMII_DIGITAL_CTRL 0x1F8000
117 #define KSZ9567_SGMII_AN_CTRL 0x1F8001
118 #define KSZ9567_SGMII_AN_STATUS 0x1F8002
119 
120 //KSZ9567 Switch registers
121 #define KSZ9567_CHIP_ID0 0x0000
122 #define KSZ9567_CHIP_ID1 0x0001
123 #define KSZ9567_CHIP_ID2 0x0002
124 #define KSZ9567_CHIP_ID3 0x0003
125 #define KSZ9567_PME_PIN_CTRL 0x0006
126 #define KSZ9567_GLOBAL_INT_STAT 0x0010
127 #define KSZ9567_GLOBAL_INT_MASK 0x0014
128 #define KSZ9567_GLOBAL_PORT_INT_STAT 0x0018
129 #define KSZ9567_GLOBAL_PORT_INT_MASK 0x001C
130 #define KSZ9567_SERIAL_IO_CTRL 0x0100
131 #define KSZ9567_OUT_CLK_CTRL 0x0103
132 #define KSZ9567_IBA_CTRL 0x0104
133 #define KSZ9567_IO_DRIVE_STRENGTH 0x010D
134 #define KSZ9567_IBA_OP_STAT1 0x0110
135 #define KSZ9567_LED_OVERRIDE 0x0120
136 #define KSZ9567_LED_OUTPUT 0x0124
137 #define KSZ9567_LED2_0_LED2_1_SRC 0x0128
138 #define KSZ9567_PWR_DOWN_CTRL0 0x0201
139 #define KSZ9567_LED_STRAP_IN 0x0210
140 #define KSZ9567_SWITCH_OP 0x0300
141 #define KSZ9567_SWITCH_MAC_ADDR0 0x0302
142 #define KSZ9567_SWITCH_MAC_ADDR1 0x0303
143 #define KSZ9567_SWITCH_MAC_ADDR2 0x0304
144 #define KSZ9567_SWITCH_MAC_ADDR3 0x0305
145 #define KSZ9567_SWITCH_MAC_ADDR4 0x0306
146 #define KSZ9567_SWITCH_MAC_ADDR5 0x0307
147 #define KSZ9567_SWITCH_MTU 0x0308
148 #define KSZ9567_SWITCH_ISP_TPID 0x030A
149 #define KSZ9567_SWITCH_LUE_CTRL0 0x0310
150 #define KSZ9567_SWITCH_LUE_CTRL1 0x0311
151 #define KSZ9567_SWITCH_LUE_CTRL2 0x0312
152 #define KSZ9567_SWITCH_LUE_CTRL3 0x0313
153 #define KSZ9567_ALU_TABLE_INT 0x0314
154 #define KSZ9567_ALU_TABLE_MASK 0x0315
155 #define KSZ9567_ALU_TABLE_ENTRY_INDEX0 0x0316
156 #define KSZ9567_ALU_TABLE_ENTRY_INDEX1 0x0318
157 #define KSZ9567_ALU_TABLE_ENTRY_INDEX2 0x031A
158 #define KSZ9567_UNKNOWN_UNICAST_CTRL 0x0320
159 #define KSZ9567_UNKONWN_MULTICAST_CTRL 0x0324
160 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL 0x0328
161 #define KSZ9567_SWITCH_MAC_CTRL0 0x0330
162 #define KSZ9567_SWITCH_MAC_CTRL1 0x0331
163 #define KSZ9567_SWITCH_MAC_CTRL2 0x0332
164 #define KSZ9567_SWITCH_MAC_CTRL3 0x0333
165 #define KSZ9567_SWITCH_MAC_CTRL4 0x0334
166 #define KSZ9567_SWITCH_MAC_CTRL5 0x0335
167 #define KSZ9567_SWITCH_MIB_CTRL 0x0336
168 #define KSZ9567_802_1P_PRIO_MAPPING0 0x0338
169 #define KSZ9567_802_1P_PRIO_MAPPING1 0x0339
170 #define KSZ9567_802_1P_PRIO_MAPPING2 0x033A
171 #define KSZ9567_802_1P_PRIO_MAPPING3 0x033B
172 #define KSZ9567_IP_DIFFSERV_PRIO_EN 0x033E
173 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING0 0x0340
174 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING1 0x0341
175 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING2 0x0342
176 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING3 0x0343
177 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING4 0x0344
178 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING5 0x0345
179 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING6 0x0346
180 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING7 0x0347
181 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING8 0x0348
182 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING9 0x0349
183 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING10 0x034A
184 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING11 0x034B
185 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING12 0x034C
186 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING13 0x034D
187 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING14 0x034E
188 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING15 0x034F
189 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING16 0x0350
190 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING17 0x0351
191 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING18 0x0352
192 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING19 0x0353
193 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING20 0x0354
194 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING21 0x0355
195 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING22 0x0356
196 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING23 0x0357
197 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING24 0x0358
198 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING25 0x0359
199 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING26 0x035A
200 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING27 0x035B
201 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING28 0x035C
202 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING29 0x035D
203 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING30 0x035E
204 #define KSZ9567_IP_DIFFSERV_PRIO_MAPPING31 0x035F
205 #define KSZ9567_GLOBAL_PORT_MIRROR_SNOOP_CTRL 0x0370
206 #define KSZ9567_WRED_DIFFSERV_COLOR_MAPPING 0x0378
207 #define KSZ9567_PTP_EVENT_MSG_PRIO 0x037C
208 #define KSZ9567_PTP_NON_EVENT_MSG_PRIO 0x037D
209 #define KSZ9567_QUEUE_MGMT_CTRL0 0x0390
210 #define KSZ9567_VLAN_TABLE_ENTRY0 0x0400
211 #define KSZ9567_VLAN_TABLE_ENTRY1 0x0404
212 #define KSZ9567_VLAN_TABLE_ENTRY2 0x0408
213 #define KSZ9567_VLAN_TABLE_INDEX 0x040C
214 #define KSZ9567_VLAN_TABLE_ACCESS_CTRL 0x040E
215 #define KSZ9567_ALU_TABLE_INDEX0 0x0410
216 #define KSZ9567_ALU_TABLE_INDEX1 0x0414
217 #define KSZ9567_ALU_TABLE_CTRL 0x0418
218 #define KSZ9567_STATIC_MCAST_TABLE_CTRL 0x041C
219 #define KSZ9567_ALU_TABLE_ENTRY1 0x0420
220 #define KSZ9567_STATIC_TABLE_ENTRY1 0x0420
221 #define KSZ9567_ALU_TABLE_ENTRY2 0x0424
222 #define KSZ9567_STATIC_TABLE_ENTRY2 0x0424
223 #define KSZ9567_RES_MCAST_TABLE_ENTRY2 0x0424
224 #define KSZ9567_ALU_TABLE_ENTRY3 0x0428
225 #define KSZ9567_STATIC_TABLE_ENTRY3 0x0428
226 #define KSZ9567_ALU_TABLE_ENTRY4 0x042C
227 #define KSZ9567_STATIC_TABLE_ENTRY4 0x042C
228 #define KSZ9567_GLOBAL_PTP_CLK_CTRL 0x0500
229 #define KSZ9567_GLOBAL_PTP_RTC_CLK_PHASE 0x0502
230 #define KSZ9567_GLOBAL_PTP_RTC_CLK_NS_H 0x0504
231 #define KSZ9567_GLOBAL_PTP_RTC_CLK_NS_L 0x0506
232 #define KSZ9567_GLOBAL_PTP_RTC_CLK_S_H 0x0508
233 #define KSZ9567_GLOBAL_PTP_RTC_CLK_S_L 0x050A
234 #define KSZ9567_GLOBAL_PTP_CLK_SUB_NS_RATE_H 0x050C
235 #define KSZ9567_GLOBAL_PTP_CLK_SUB_NS_RATE_L 0x050E
236 #define KSZ9567_GLOBAL_PTP_CLK_TEMP_ADJ_DURATION_H 0x0510
237 #define KSZ9567_GLOBAL_PTP_CLK_TEMP_ADJ_DURATION_L 0x0512
238 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1 0x0514
239 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG2 0x0516
240 #define KSZ9567_GLOBAL_PTP_DOMAIN_VERSION 0x0518
241 #define KSZ9567_GLOBAL_PTP_UNIT_INDEX 0x0520
242 #define KSZ9567_GPIO_STATUS_MONITOR0 0x0524
243 #define KSZ9567_GPIO_STATUS_MONITOR1 0x0528
244 #define KSZ9567_TS_CTRL_STAT 0x052C
245 #define KSZ9567_TOU_TARGET_TIME_NS 0x0530
246 #define KSZ9567_TOU_TARGET_TIME_S 0x0534
247 #define KSZ9567_TOU_CTRL1 0x0538
248 #define KSZ9567_TOU_CTRL2 0x053C
249 #define KSZ9567_TOU_CTRL3 0x0540
250 #define KSZ9567_TOU_CTRL4 0x0544
251 #define KSZ9567_TOU_CTRL5 0x0548
252 #define KSZ9567_TS_STAT_CTRL 0x0550
253 #define KSZ9567_TS_SAMPLE1_TIME_NS 0x0554
254 #define KSZ9567_TS_SAMPLE1_TIME_S 0x0558
255 #define KSZ9567_TS_SAMPLE1_TIME_PHASE 0x055C
256 #define KSZ9567_TS_SAMPLE2_TIME_NS 0x0560
257 #define KSZ9567_TS_SAMPLE2_TIME_S 0x0564
258 #define KSZ9567_TS_SAMPLE2_TIME_PHASE 0x0568
259 #define KSZ9567_TS_SAMPLE3_TIME_NS 0x056C
260 #define KSZ9567_TS_SAMPLE3_TIME_S 0x0570
261 #define KSZ9567_TS_SAMPLE3_TIME_PHASE 0x0574
262 #define KSZ9567_TS_SAMPLE4_TIME_NS 0x0578
263 #define KSZ9567_TS_SAMPLE4_TIME_S 0x057C
264 #define KSZ9567_TS_SAMPLE4_TIME_PHASE 0x0580
265 #define KSZ9567_TS_SAMPLE5_TIME_NS 0x0584
266 #define KSZ9567_TS_SAMPLE5_TIME_S 0x0588
267 #define KSZ9567_TS_SAMPLE5_TIME_PHASE 0x058C
268 #define KSZ9567_TS_SAMPLE6_TIME_NS 0x0590
269 #define KSZ9567_TS_SAMPLE6_TIME_S 0x0594
270 #define KSZ9567_TS_SAMPLE6_TIME_PHASE 0x0598
271 #define KSZ9567_TS_SAMPLE7_TIME_NS 0x059C
272 #define KSZ9567_TS_SAMPLE7_TIME_S 0x05A0
273 #define KSZ9567_TS_SAMPLE7_TIME_PHASE 0x05A4
274 #define KSZ9567_TS_SAMPLE8_TIME_NS 0x05A8
275 #define KSZ9567_TS_SAMPLE8_TIME_S 0x05AC
276 #define KSZ9567_TS_SAMPLE8_TIME_PHASE 0x05B0
277 #define KSZ9567_PORT1_DEFAULT_TAG0 0x1000
278 #define KSZ9567_PORT1_DEFAULT_TAG1 0x1001
279 #define KSZ9567_PORT1_PME_WOL_EVENT 0x1013
280 #define KSZ9567_PORT1_PME_WOL_EN 0x1017
281 #define KSZ9567_PORT1_INT_STATUS 0x101B
282 #define KSZ9567_PORT1_INT_MASK 0x101F
283 #define KSZ9567_PORT1_OP_CTRL0 0x1020
284 #define KSZ9567_PORT1_STATUS 0x1030
285 #define KSZ9567_PORT1_MAC_CTRL0 0x1400
286 #define KSZ9567_PORT1_MAC_CTRL1 0x1401
287 #define KSZ9567_PORT1_IG_RATE_LIMIT_CTRL 0x1403
288 #define KSZ9567_PORT1_PRIO0_IG_LIMIT_CTRL 0x1410
289 #define KSZ9567_PORT1_PRIO1_IG_LIMIT_CTRL 0x1411
290 #define KSZ9567_PORT1_PRIO2_IG_LIMIT_CTRL 0x1412
291 #define KSZ9567_PORT1_PRIO3_IG_LIMIT_CTRL 0x1413
292 #define KSZ9567_PORT1_PRIO4_IG_LIMIT_CTRL 0x1414
293 #define KSZ9567_PORT1_PRIO5_IG_LIMIT_CTRL 0x1415
294 #define KSZ9567_PORT1_PRIO6_IG_LIMIT_CTRL 0x1416
295 #define KSZ9567_PORT1_PRIO7_IG_LIMIT_CTRL 0x1417
296 #define KSZ9567_PORT1_QUEUE0_EG_LIMIT_CTRL 0x1420
297 #define KSZ9567_PORT1_QUEUE1_EG_LIMIT_CTRL 0x1421
298 #define KSZ9567_PORT1_QUEUE2_EG_LIMIT_CTRL 0x1422
299 #define KSZ9567_PORT1_QUEUE3_EG_LIMIT_CTRL 0x1423
300 #define KSZ9567_PORT1_MIB_CTRL_STAT 0x1500
301 #define KSZ9567_PORT1_MIB_DATA 0x1504
302 #define KSZ9567_PORT1_ACL_ACCESS0 0x1600
303 #define KSZ9567_PORT1_ACL_ACCESS1 0x1601
304 #define KSZ9567_PORT1_ACL_ACCESS2 0x1602
305 #define KSZ9567_PORT1_ACL_ACCESS3 0x1603
306 #define KSZ9567_PORT1_ACL_ACCESS4 0x1604
307 #define KSZ9567_PORT1_ACL_ACCESS5 0x1605
308 #define KSZ9567_PORT1_ACL_ACCESS6 0x1606
309 #define KSZ9567_PORT1_ACL_ACCESS7 0x1607
310 #define KSZ9567_PORT1_ACL_ACCESS8 0x1608
311 #define KSZ9567_PORT1_ACL_ACCESS9 0x1609
312 #define KSZ9567_PORT1_ACL_ACCESS10 0x160A
313 #define KSZ9567_PORT1_ACL_ACCESS11 0x160B
314 #define KSZ9567_PORT1_ACL_ACCESS12 0x160C
315 #define KSZ9567_PORT1_ACL_ACCESS13 0x160D
316 #define KSZ9567_PORT1_ACL_ACCESS14 0x160E
317 #define KSZ9567_PORT1_ACL_ACCESS15 0x160F
318 #define KSZ9567_PORT1_ACL_BYTE_EN_MSB 0x1610
319 #define KSZ9567_PORT1_ACL_BYTE_EN_LSB 0x1611
320 #define KSZ9567_PORT1_ACL_ACCESS_CTRL0 0x1612
321 #define KSZ9567_PORT1_MIRRORING_CTRL 0x1800
322 #define KSZ9567_PORT1_PRIO_CTRL 0x1801
323 #define KSZ9567_PORT1_IG_MAC_CTRL 0x1802
324 #define KSZ9567_PORT1_AUTH_CTRL 0x1803
325 #define KSZ9567_PORT1_PTR 0x1804
326 #define KSZ9567_PORT1_PRIO_TO_QUEUE_MAPPING 0x1808
327 #define KSZ9567_PORT1_POLICE_CTRL 0x180C
328 #define KSZ9567_PORT1_POLICE_QUEUE_RATE 0x1820
329 #define KSZ9567_PORT1_POLICE_QUEUE_BURST_SIZE 0x1824
330 #define KSZ9567_PORT1_WRED_PKT_MEM_CTRL0 0x1830
331 #define KSZ9567_PORT1_WRED_PKT_MEM_CTRL1 0x1834
332 #define KSZ9567_PORT1_WRED_QUEUE_CTRL0 0x1840
333 #define KSZ9567_PORT1_WRED_QUEUE_CTRL1 0x1844
334 #define KSZ9567_PORT1_WRED_QUEUE_PERF_MON_CTRL 0x1848
335 #define KSZ9567_PORT1_TX_QUEUE_INDEX 0x1900
336 #define KSZ9567_PORT1_TX_QUEUE_PVID 0x1904
337 #define KSZ9567_PORT1_TX_QUEUE_CTRL0 0x1914
338 #define KSZ9567_PORT1_TX_QUEUE_CTRL1 0x1915
339 #define KSZ9567_PORT1_TX_CREDIT_SHAPER_CTRL0 0x1916
340 #define KSZ9567_PORT1_TX_CREDIT_SHAPER_CTRL1 0x1918
341 #define KSZ9567_PORT1_TX_CREDIT_SHAPER_CTRL2 0x191A
342 #define KSZ9567_PORT1_CTRL0 0x1A00
343 #define KSZ9567_PORT1_CTRL1 0x1A04
344 #define KSZ9567_PORT1_CTRL2 0x1B00
345 #define KSZ9567_PORT1_MSTP_PTR 0x1B01
346 #define KSZ9567_PORT1_MSTP_STATE 0x1B04
347 #define KSZ9567_PORT1_PTP_RX_LATENCY 0x1C00
348 #define KSZ9567_PORT1_PTP_TX_LATENCY 0x1C02
349 #define KSZ9567_PORT1_PTP_ASYM_CORRECTION 0x1C04
350 #define KSZ9567_PORT1_PTP_XDLY_REQ_TSH 0x1C08
351 #define KSZ9567_PORT1_PTP_XDLY_REQ_TSL 0x1C0A
352 #define KSZ9567_PORT1_PTP_SYNC_TSH 0x1C0C
353 #define KSZ9567_PORT1_PTP_SYNC_TSL 0x1C0E
354 #define KSZ9567_PORT1_PTP_PDLY_RESP_TSH 0x1C10
355 #define KSZ9567_PORT1_PTP_PDLY_RESP_TSL 0x1C12
356 #define KSZ9567_PORT1_PTP_TS_INT_STAT 0x1C14
357 #define KSZ9567_PORT1_PTP_TS_INT_EN 0x1C16
358 #define KSZ9567_PORT1_PTP_LINK_DELAY 0x1C18
359 #define KSZ9567_PORT2_DEFAULT_TAG0 0x2000
360 #define KSZ9567_PORT2_DEFAULT_TAG1 0x2001
361 #define KSZ9567_PORT2_PME_WOL_EVENT 0x2013
362 #define KSZ9567_PORT2_PME_WOL_EN 0x2017
363 #define KSZ9567_PORT2_INT_STATUS 0x201B
364 #define KSZ9567_PORT2_INT_MASK 0x201F
365 #define KSZ9567_PORT2_OP_CTRL0 0x2020
366 #define KSZ9567_PORT2_STATUS 0x2030
367 #define KSZ9567_PORT2_MAC_CTRL0 0x2400
368 #define KSZ9567_PORT2_MAC_CTRL1 0x2401
369 #define KSZ9567_PORT2_IG_RATE_LIMIT_CTRL 0x2403
370 #define KSZ9567_PORT2_PRIO0_IG_LIMIT_CTRL 0x2410
371 #define KSZ9567_PORT2_PRIO1_IG_LIMIT_CTRL 0x2411
372 #define KSZ9567_PORT2_PRIO2_IG_LIMIT_CTRL 0x2412
373 #define KSZ9567_PORT2_PRIO3_IG_LIMIT_CTRL 0x2413
374 #define KSZ9567_PORT2_PRIO4_IG_LIMIT_CTRL 0x2414
375 #define KSZ9567_PORT2_PRIO5_IG_LIMIT_CTRL 0x2415
376 #define KSZ9567_PORT2_PRIO6_IG_LIMIT_CTRL 0x2416
377 #define KSZ9567_PORT2_PRIO7_IG_LIMIT_CTRL 0x2417
378 #define KSZ9567_PORT2_QUEUE0_EG_LIMIT_CTRL 0x2420
379 #define KSZ9567_PORT2_QUEUE1_EG_LIMIT_CTRL 0x2421
380 #define KSZ9567_PORT2_QUEUE2_EG_LIMIT_CTRL 0x2422
381 #define KSZ9567_PORT2_QUEUE3_EG_LIMIT_CTRL 0x2423
382 #define KSZ9567_PORT2_MIB_CTRL_STAT 0x2500
383 #define KSZ9567_PORT2_MIB_DATA 0x2504
384 #define KSZ9567_PORT2_ACL_ACCESS0 0x2600
385 #define KSZ9567_PORT2_ACL_ACCESS1 0x2601
386 #define KSZ9567_PORT2_ACL_ACCESS2 0x2602
387 #define KSZ9567_PORT2_ACL_ACCESS3 0x2603
388 #define KSZ9567_PORT2_ACL_ACCESS4 0x2604
389 #define KSZ9567_PORT2_ACL_ACCESS5 0x2605
390 #define KSZ9567_PORT2_ACL_ACCESS6 0x2606
391 #define KSZ9567_PORT2_ACL_ACCESS7 0x2607
392 #define KSZ9567_PORT2_ACL_ACCESS8 0x2608
393 #define KSZ9567_PORT2_ACL_ACCESS9 0x2609
394 #define KSZ9567_PORT2_ACL_ACCESS10 0x260A
395 #define KSZ9567_PORT2_ACL_ACCESS11 0x260B
396 #define KSZ9567_PORT2_ACL_ACCESS12 0x260C
397 #define KSZ9567_PORT2_ACL_ACCESS13 0x260D
398 #define KSZ9567_PORT2_ACL_ACCESS14 0x260E
399 #define KSZ9567_PORT2_ACL_ACCESS15 0x260F
400 #define KSZ9567_PORT2_ACL_BYTE_EN_MSB 0x2610
401 #define KSZ9567_PORT2_ACL_BYTE_EN_LSB 0x2611
402 #define KSZ9567_PORT2_ACL_ACCESS_CTRL0 0x2612
403 #define KSZ9567_PORT2_MIRRORING_CTRL 0x2800
404 #define KSZ9567_PORT2_PRIO_CTRL 0x2801
405 #define KSZ9567_PORT2_IG_MAC_CTRL 0x2802
406 #define KSZ9567_PORT2_AUTH_CTRL 0x2803
407 #define KSZ9567_PORT2_PTR 0x2804
408 #define KSZ9567_PORT2_PRIO_TO_QUEUE_MAPPING 0x2808
409 #define KSZ9567_PORT2_POLICE_CTRL 0x280C
410 #define KSZ9567_PORT2_POLICE_QUEUE_RATE 0x2820
411 #define KSZ9567_PORT2_POLICE_QUEUE_BURST_SIZE 0x2824
412 #define KSZ9567_PORT2_WRED_PKT_MEM_CTRL0 0x2830
413 #define KSZ9567_PORT2_WRED_PKT_MEM_CTRL1 0x2834
414 #define KSZ9567_PORT2_WRED_QUEUE_CTRL0 0x2840
415 #define KSZ9567_PORT2_WRED_QUEUE_CTRL1 0x2844
416 #define KSZ9567_PORT2_WRED_QUEUE_PERF_MON_CTRL 0x2848
417 #define KSZ9567_PORT2_TX_QUEUE_INDEX 0x2900
418 #define KSZ9567_PORT2_TX_QUEUE_PVID 0x2904
419 #define KSZ9567_PORT2_TX_QUEUE_CTRL0 0x2914
420 #define KSZ9567_PORT2_TX_QUEUE_CTRL1 0x2915
421 #define KSZ9567_PORT2_TX_CREDIT_SHAPER_CTRL0 0x2916
422 #define KSZ9567_PORT2_TX_CREDIT_SHAPER_CTRL1 0x2918
423 #define KSZ9567_PORT2_TX_CREDIT_SHAPER_CTRL2 0x291A
424 #define KSZ9567_PORT2_CTRL0 0x2A00
425 #define KSZ9567_PORT2_CTRL1 0x2A04
426 #define KSZ9567_PORT2_CTRL2 0x2B00
427 #define KSZ9567_PORT2_MSTP_PTR 0x2B01
428 #define KSZ9567_PORT2_MSTP_STATE 0x2B04
429 #define KSZ9567_PORT2_PTP_RX_LATENCY 0x2C00
430 #define KSZ9567_PORT2_PTP_TX_LATENCY 0x2C02
431 #define KSZ9567_PORT2_PTP_ASYM_CORRECTION 0x2C04
432 #define KSZ9567_PORT2_PTP_XDLY_REQ_TSH 0x2C08
433 #define KSZ9567_PORT2_PTP_XDLY_REQ_TSL 0x2C0A
434 #define KSZ9567_PORT2_PTP_SYNC_TSH 0x2C0C
435 #define KSZ9567_PORT2_PTP_SYNC_TSL 0x2C0E
436 #define KSZ9567_PORT2_PTP_PDLY_RESP_TSH 0x2C10
437 #define KSZ9567_PORT2_PTP_PDLY_RESP_TSL 0x2C12
438 #define KSZ9567_PORT2_PTP_TS_INT_STAT 0x2C14
439 #define KSZ9567_PORT2_PTP_TS_INT_EN 0x2C16
440 #define KSZ9567_PORT2_PTP_LINK_DELAY 0x2C18
441 #define KSZ9567_PORT3_DEFAULT_TAG0 0x3000
442 #define KSZ9567_PORT3_DEFAULT_TAG1 0x3001
443 #define KSZ9567_PORT3_PME_WOL_EVENT 0x3013
444 #define KSZ9567_PORT3_PME_WOL_EN 0x3017
445 #define KSZ9567_PORT3_INT_STATUS 0x301B
446 #define KSZ9567_PORT3_INT_MASK 0x301F
447 #define KSZ9567_PORT3_OP_CTRL0 0x3020
448 #define KSZ9567_PORT3_STATUS 0x3030
449 #define KSZ9567_PORT3_MAC_CTRL0 0x3400
450 #define KSZ9567_PORT3_MAC_CTRL1 0x3401
451 #define KSZ9567_PORT3_IG_RATE_LIMIT_CTRL 0x3403
452 #define KSZ9567_PORT3_PRIO0_IG_LIMIT_CTRL 0x3410
453 #define KSZ9567_PORT3_PRIO1_IG_LIMIT_CTRL 0x3411
454 #define KSZ9567_PORT3_PRIO2_IG_LIMIT_CTRL 0x3412
455 #define KSZ9567_PORT3_PRIO3_IG_LIMIT_CTRL 0x3413
456 #define KSZ9567_PORT3_PRIO4_IG_LIMIT_CTRL 0x3414
457 #define KSZ9567_PORT3_PRIO5_IG_LIMIT_CTRL 0x3415
458 #define KSZ9567_PORT3_PRIO6_IG_LIMIT_CTRL 0x3416
459 #define KSZ9567_PORT3_PRIO7_IG_LIMIT_CTRL 0x3417
460 #define KSZ9567_PORT3_QUEUE0_EG_LIMIT_CTRL 0x3420
461 #define KSZ9567_PORT3_QUEUE1_EG_LIMIT_CTRL 0x3421
462 #define KSZ9567_PORT3_QUEUE2_EG_LIMIT_CTRL 0x3422
463 #define KSZ9567_PORT3_QUEUE3_EG_LIMIT_CTRL 0x3423
464 #define KSZ9567_PORT3_MIB_CTRL_STAT 0x3500
465 #define KSZ9567_PORT3_MIB_DATA 0x3504
466 #define KSZ9567_PORT3_ACL_ACCESS0 0x3600
467 #define KSZ9567_PORT3_ACL_ACCESS1 0x3601
468 #define KSZ9567_PORT3_ACL_ACCESS2 0x3602
469 #define KSZ9567_PORT3_ACL_ACCESS3 0x3603
470 #define KSZ9567_PORT3_ACL_ACCESS4 0x3604
471 #define KSZ9567_PORT3_ACL_ACCESS5 0x3605
472 #define KSZ9567_PORT3_ACL_ACCESS6 0x3606
473 #define KSZ9567_PORT3_ACL_ACCESS7 0x3607
474 #define KSZ9567_PORT3_ACL_ACCESS8 0x3608
475 #define KSZ9567_PORT3_ACL_ACCESS9 0x3609
476 #define KSZ9567_PORT3_ACL_ACCESS10 0x360A
477 #define KSZ9567_PORT3_ACL_ACCESS11 0x360B
478 #define KSZ9567_PORT3_ACL_ACCESS12 0x360C
479 #define KSZ9567_PORT3_ACL_ACCESS13 0x360D
480 #define KSZ9567_PORT3_ACL_ACCESS14 0x360E
481 #define KSZ9567_PORT3_ACL_ACCESS15 0x360F
482 #define KSZ9567_PORT3_ACL_BYTE_EN_MSB 0x3610
483 #define KSZ9567_PORT3_ACL_BYTE_EN_LSB 0x3611
484 #define KSZ9567_PORT3_ACL_ACCESS_CTRL0 0x3612
485 #define KSZ9567_PORT3_MIRRORING_CTRL 0x3800
486 #define KSZ9567_PORT3_PRIO_CTRL 0x3801
487 #define KSZ9567_PORT3_IG_MAC_CTRL 0x3802
488 #define KSZ9567_PORT3_AUTH_CTRL 0x3803
489 #define KSZ9567_PORT3_PTR 0x3804
490 #define KSZ9567_PORT3_PRIO_TO_QUEUE_MAPPING 0x3808
491 #define KSZ9567_PORT3_POLICE_CTRL 0x380C
492 #define KSZ9567_PORT3_POLICE_QUEUE_RATE 0x3820
493 #define KSZ9567_PORT3_POLICE_QUEUE_BURST_SIZE 0x3824
494 #define KSZ9567_PORT3_WRED_PKT_MEM_CTRL0 0x3830
495 #define KSZ9567_PORT3_WRED_PKT_MEM_CTRL1 0x3834
496 #define KSZ9567_PORT3_WRED_QUEUE_CTRL0 0x3840
497 #define KSZ9567_PORT3_WRED_QUEUE_CTRL1 0x3844
498 #define KSZ9567_PORT3_WRED_QUEUE_PERF_MON_CTRL 0x3848
499 #define KSZ9567_PORT3_TX_QUEUE_INDEX 0x3900
500 #define KSZ9567_PORT3_TX_QUEUE_PVID 0x3904
501 #define KSZ9567_PORT3_TX_QUEUE_CTRL0 0x3914
502 #define KSZ9567_PORT3_TX_QUEUE_CTRL1 0x3915
503 #define KSZ9567_PORT3_TX_CREDIT_SHAPER_CTRL0 0x3916
504 #define KSZ9567_PORT3_TX_CREDIT_SHAPER_CTRL1 0x3918
505 #define KSZ9567_PORT3_TX_CREDIT_SHAPER_CTRL2 0x391A
506 #define KSZ9567_PORT3_CTRL0 0x3A00
507 #define KSZ9567_PORT3_CTRL1 0x3A04
508 #define KSZ9567_PORT3_CTRL2 0x3B00
509 #define KSZ9567_PORT3_MSTP_PTR 0x3B01
510 #define KSZ9567_PORT3_MSTP_STATE 0x3B04
511 #define KSZ9567_PORT3_PTP_RX_LATENCY 0x3C00
512 #define KSZ9567_PORT3_PTP_TX_LATENCY 0x3C02
513 #define KSZ9567_PORT3_PTP_ASYM_CORRECTION 0x3C04
514 #define KSZ9567_PORT3_PTP_XDLY_REQ_TSH 0x3C08
515 #define KSZ9567_PORT3_PTP_XDLY_REQ_TSL 0x3C0A
516 #define KSZ9567_PORT3_PTP_SYNC_TSH 0x3C0C
517 #define KSZ9567_PORT3_PTP_SYNC_TSL 0x3C0E
518 #define KSZ9567_PORT3_PTP_PDLY_RESP_TSH 0x3C10
519 #define KSZ9567_PORT3_PTP_PDLY_RESP_TSL 0x3C12
520 #define KSZ9567_PORT3_PTP_TS_INT_STAT 0x3C14
521 #define KSZ9567_PORT3_PTP_TS_INT_EN 0x3C16
522 #define KSZ9567_PORT3_PTP_LINK_DELAY 0x3C18
523 #define KSZ9567_PORT4_DEFAULT_TAG0 0x4000
524 #define KSZ9567_PORT4_DEFAULT_TAG1 0x4001
525 #define KSZ9567_PORT4_PME_WOL_EVENT 0x4013
526 #define KSZ9567_PORT4_PME_WOL_EN 0x4017
527 #define KSZ9567_PORT4_INT_STATUS 0x401B
528 #define KSZ9567_PORT4_INT_MASK 0x401F
529 #define KSZ9567_PORT4_OP_CTRL0 0x4020
530 #define KSZ9567_PORT4_STATUS 0x4030
531 #define KSZ9567_PORT4_MAC_CTRL0 0x4400
532 #define KSZ9567_PORT4_MAC_CTRL1 0x4401
533 #define KSZ9567_PORT4_IG_RATE_LIMIT_CTRL 0x4403
534 #define KSZ9567_PORT4_PRIO0_IG_LIMIT_CTRL 0x4410
535 #define KSZ9567_PORT4_PRIO1_IG_LIMIT_CTRL 0x4411
536 #define KSZ9567_PORT4_PRIO2_IG_LIMIT_CTRL 0x4412
537 #define KSZ9567_PORT4_PRIO3_IG_LIMIT_CTRL 0x4413
538 #define KSZ9567_PORT4_PRIO4_IG_LIMIT_CTRL 0x4414
539 #define KSZ9567_PORT4_PRIO5_IG_LIMIT_CTRL 0x4415
540 #define KSZ9567_PORT4_PRIO6_IG_LIMIT_CTRL 0x4416
541 #define KSZ9567_PORT4_PRIO7_IG_LIMIT_CTRL 0x4417
542 #define KSZ9567_PORT4_QUEUE0_EG_LIMIT_CTRL 0x4420
543 #define KSZ9567_PORT4_QUEUE1_EG_LIMIT_CTRL 0x4421
544 #define KSZ9567_PORT4_QUEUE2_EG_LIMIT_CTRL 0x4422
545 #define KSZ9567_PORT4_QUEUE3_EG_LIMIT_CTRL 0x4423
546 #define KSZ9567_PORT4_MIB_CTRL_STAT 0x4500
547 #define KSZ9567_PORT4_MIB_DATA 0x4504
548 #define KSZ9567_PORT4_ACL_ACCESS0 0x4600
549 #define KSZ9567_PORT4_ACL_ACCESS1 0x4601
550 #define KSZ9567_PORT4_ACL_ACCESS2 0x4602
551 #define KSZ9567_PORT4_ACL_ACCESS3 0x4603
552 #define KSZ9567_PORT4_ACL_ACCESS4 0x4604
553 #define KSZ9567_PORT4_ACL_ACCESS5 0x4605
554 #define KSZ9567_PORT4_ACL_ACCESS6 0x4606
555 #define KSZ9567_PORT4_ACL_ACCESS7 0x4607
556 #define KSZ9567_PORT4_ACL_ACCESS8 0x4608
557 #define KSZ9567_PORT4_ACL_ACCESS9 0x4609
558 #define KSZ9567_PORT4_ACL_ACCESS10 0x460A
559 #define KSZ9567_PORT4_ACL_ACCESS11 0x460B
560 #define KSZ9567_PORT4_ACL_ACCESS12 0x460C
561 #define KSZ9567_PORT4_ACL_ACCESS13 0x460D
562 #define KSZ9567_PORT4_ACL_ACCESS14 0x460E
563 #define KSZ9567_PORT4_ACL_ACCESS15 0x460F
564 #define KSZ9567_PORT4_ACL_BYTE_EN_MSB 0x4610
565 #define KSZ9567_PORT4_ACL_BYTE_EN_LSB 0x4611
566 #define KSZ9567_PORT4_ACL_ACCESS_CTRL0 0x4612
567 #define KSZ9567_PORT4_MIRRORING_CTRL 0x4800
568 #define KSZ9567_PORT4_PRIO_CTRL 0x4801
569 #define KSZ9567_PORT4_IG_MAC_CTRL 0x4802
570 #define KSZ9567_PORT4_AUTH_CTRL 0x4803
571 #define KSZ9567_PORT4_PTR 0x4804
572 #define KSZ9567_PORT4_PRIO_TO_QUEUE_MAPPING 0x4808
573 #define KSZ9567_PORT4_POLICE_CTRL 0x480C
574 #define KSZ9567_PORT4_POLICE_QUEUE_RATE 0x4820
575 #define KSZ9567_PORT4_POLICE_QUEUE_BURST_SIZE 0x4824
576 #define KSZ9567_PORT4_WRED_PKT_MEM_CTRL0 0x4830
577 #define KSZ9567_PORT4_WRED_PKT_MEM_CTRL1 0x4834
578 #define KSZ9567_PORT4_WRED_QUEUE_CTRL0 0x4840
579 #define KSZ9567_PORT4_WRED_QUEUE_CTRL1 0x4844
580 #define KSZ9567_PORT4_WRED_QUEUE_PERF_MON_CTRL 0x4848
581 #define KSZ9567_PORT4_TX_QUEUE_INDEX 0x4900
582 #define KSZ9567_PORT4_TX_QUEUE_PVID 0x4904
583 #define KSZ9567_PORT4_TX_QUEUE_CTRL0 0x4914
584 #define KSZ9567_PORT4_TX_QUEUE_CTRL1 0x4915
585 #define KSZ9567_PORT4_TX_CREDIT_SHAPER_CTRL0 0x4916
586 #define KSZ9567_PORT4_TX_CREDIT_SHAPER_CTRL1 0x4918
587 #define KSZ9567_PORT4_TX_CREDIT_SHAPER_CTRL2 0x491A
588 #define KSZ9567_PORT4_CTRL0 0x4A00
589 #define KSZ9567_PORT4_CTRL1 0x4A04
590 #define KSZ9567_PORT4_CTRL2 0x4B00
591 #define KSZ9567_PORT4_MSTP_PTR 0x4B01
592 #define KSZ9567_PORT4_MSTP_STATE 0x4B04
593 #define KSZ9567_PORT4_PTP_RX_LATENCY 0x4C00
594 #define KSZ9567_PORT4_PTP_TX_LATENCY 0x4C02
595 #define KSZ9567_PORT4_PTP_ASYM_CORRECTION 0x4C04
596 #define KSZ9567_PORT4_PTP_XDLY_REQ_TSH 0x4C08
597 #define KSZ9567_PORT4_PTP_XDLY_REQ_TSL 0x4C0A
598 #define KSZ9567_PORT4_PTP_SYNC_TSH 0x4C0C
599 #define KSZ9567_PORT4_PTP_SYNC_TSL 0x4C0E
600 #define KSZ9567_PORT4_PTP_PDLY_RESP_TSH 0x4C10
601 #define KSZ9567_PORT4_PTP_PDLY_RESP_TSL 0x4C12
602 #define KSZ9567_PORT4_PTP_TS_INT_STAT 0x4C14
603 #define KSZ9567_PORT4_PTP_TS_INT_EN 0x4C16
604 #define KSZ9567_PORT4_PTP_LINK_DELAY 0x4C18
605 #define KSZ9567_PORT5_DEFAULT_TAG0 0x5000
606 #define KSZ9567_PORT5_DEFAULT_TAG1 0x5001
607 #define KSZ9567_PORT5_PME_WOL_EVENT 0x5013
608 #define KSZ9567_PORT5_PME_WOL_EN 0x5017
609 #define KSZ9567_PORT5_INT_STATUS 0x501B
610 #define KSZ9567_PORT5_INT_MASK 0x501F
611 #define KSZ9567_PORT5_OP_CTRL0 0x5020
612 #define KSZ9567_PORT5_STATUS 0x5030
613 #define KSZ9567_PORT5_MAC_CTRL0 0x5400
614 #define KSZ9567_PORT5_MAC_CTRL1 0x5401
615 #define KSZ9567_PORT5_IG_RATE_LIMIT_CTRL 0x5403
616 #define KSZ9567_PORT5_PRIO0_IG_LIMIT_CTRL 0x5410
617 #define KSZ9567_PORT5_PRIO1_IG_LIMIT_CTRL 0x5411
618 #define KSZ9567_PORT5_PRIO2_IG_LIMIT_CTRL 0x5412
619 #define KSZ9567_PORT5_PRIO3_IG_LIMIT_CTRL 0x5413
620 #define KSZ9567_PORT5_PRIO4_IG_LIMIT_CTRL 0x5414
621 #define KSZ9567_PORT5_PRIO5_IG_LIMIT_CTRL 0x5415
622 #define KSZ9567_PORT5_PRIO6_IG_LIMIT_CTRL 0x5416
623 #define KSZ9567_PORT5_PRIO7_IG_LIMIT_CTRL 0x5417
624 #define KSZ9567_PORT5_QUEUE0_EG_LIMIT_CTRL 0x5420
625 #define KSZ9567_PORT5_QUEUE1_EG_LIMIT_CTRL 0x5421
626 #define KSZ9567_PORT5_QUEUE2_EG_LIMIT_CTRL 0x5422
627 #define KSZ9567_PORT5_QUEUE3_EG_LIMIT_CTRL 0x5423
628 #define KSZ9567_PORT5_MIB_CTRL_STAT 0x5500
629 #define KSZ9567_PORT5_MIB_DATA 0x5504
630 #define KSZ9567_PORT5_ACL_ACCESS0 0x5600
631 #define KSZ9567_PORT5_ACL_ACCESS1 0x5601
632 #define KSZ9567_PORT5_ACL_ACCESS2 0x5602
633 #define KSZ9567_PORT5_ACL_ACCESS3 0x5603
634 #define KSZ9567_PORT5_ACL_ACCESS4 0x5604
635 #define KSZ9567_PORT5_ACL_ACCESS5 0x5605
636 #define KSZ9567_PORT5_ACL_ACCESS6 0x5606
637 #define KSZ9567_PORT5_ACL_ACCESS7 0x5607
638 #define KSZ9567_PORT5_ACL_ACCESS8 0x5608
639 #define KSZ9567_PORT5_ACL_ACCESS9 0x5609
640 #define KSZ9567_PORT5_ACL_ACCESS10 0x560A
641 #define KSZ9567_PORT5_ACL_ACCESS11 0x560B
642 #define KSZ9567_PORT5_ACL_ACCESS12 0x560C
643 #define KSZ9567_PORT5_ACL_ACCESS13 0x560D
644 #define KSZ9567_PORT5_ACL_ACCESS14 0x560E
645 #define KSZ9567_PORT5_ACL_ACCESS15 0x560F
646 #define KSZ9567_PORT5_ACL_BYTE_EN_MSB 0x5610
647 #define KSZ9567_PORT5_ACL_BYTE_EN_LSB 0x5611
648 #define KSZ9567_PORT5_ACL_ACCESS_CTRL0 0x5612
649 #define KSZ9567_PORT5_MIRRORING_CTRL 0x5800
650 #define KSZ9567_PORT5_PRIO_CTRL 0x5801
651 #define KSZ9567_PORT5_IG_MAC_CTRL 0x5802
652 #define KSZ9567_PORT5_AUTH_CTRL 0x5803
653 #define KSZ9567_PORT5_PTR 0x5804
654 #define KSZ9567_PORT5_PRIO_TO_QUEUE_MAPPING 0x5808
655 #define KSZ9567_PORT5_POLICE_CTRL 0x580C
656 #define KSZ9567_PORT5_POLICE_QUEUE_RATE 0x5820
657 #define KSZ9567_PORT5_POLICE_QUEUE_BURST_SIZE 0x5824
658 #define KSZ9567_PORT5_WRED_PKT_MEM_CTRL0 0x5830
659 #define KSZ9567_PORT5_WRED_PKT_MEM_CTRL1 0x5834
660 #define KSZ9567_PORT5_WRED_QUEUE_CTRL0 0x5840
661 #define KSZ9567_PORT5_WRED_QUEUE_CTRL1 0x5844
662 #define KSZ9567_PORT5_WRED_QUEUE_PERF_MON_CTRL 0x5848
663 #define KSZ9567_PORT5_TX_QUEUE_INDEX 0x5900
664 #define KSZ9567_PORT5_TX_QUEUE_PVID 0x5904
665 #define KSZ9567_PORT5_TX_QUEUE_CTRL0 0x5914
666 #define KSZ9567_PORT5_TX_QUEUE_CTRL1 0x5915
667 #define KSZ9567_PORT5_TX_CREDIT_SHAPER_CTRL0 0x5916
668 #define KSZ9567_PORT5_TX_CREDIT_SHAPER_CTRL1 0x5918
669 #define KSZ9567_PORT5_TX_CREDIT_SHAPER_CTRL2 0x591A
670 #define KSZ9567_PORT5_CTRL0 0x5A00
671 #define KSZ9567_PORT5_CTRL1 0x5A04
672 #define KSZ9567_PORT5_CTRL2 0x5B00
673 #define KSZ9567_PORT5_MSTP_PTR 0x5B01
674 #define KSZ9567_PORT5_MSTP_STATE 0x5B04
675 #define KSZ9567_PORT5_PTP_RX_LATENCY 0x5C00
676 #define KSZ9567_PORT5_PTP_TX_LATENCY 0x5C02
677 #define KSZ9567_PORT5_PTP_ASYM_CORRECTION 0x5C04
678 #define KSZ9567_PORT5_PTP_XDLY_REQ_TSH 0x5C08
679 #define KSZ9567_PORT5_PTP_XDLY_REQ_TSL 0x5C0A
680 #define KSZ9567_PORT5_PTP_SYNC_TSH 0x5C0C
681 #define KSZ9567_PORT5_PTP_SYNC_TSL 0x5C0E
682 #define KSZ9567_PORT5_PTP_PDLY_RESP_TSH 0x5C10
683 #define KSZ9567_PORT5_PTP_PDLY_RESP_TSL 0x5C12
684 #define KSZ9567_PORT5_PTP_TS_INT_STAT 0x5C14
685 #define KSZ9567_PORT5_PTP_TS_INT_EN 0x5C16
686 #define KSZ9567_PORT5_PTP_LINK_DELAY 0x5C18
687 #define KSZ9567_PORT6_DEFAULT_TAG0 0x6000
688 #define KSZ9567_PORT6_DEFAULT_TAG1 0x6001
689 #define KSZ9567_PORT6_PME_WOL_EVENT 0x6013
690 #define KSZ9567_PORT6_PME_WOL_EN 0x6017
691 #define KSZ9567_PORT6_INT_STATUS 0x601B
692 #define KSZ9567_PORT6_INT_MASK 0x601F
693 #define KSZ9567_PORT6_OP_CTRL0 0x6020
694 #define KSZ9567_PORT6_STATUS 0x6030
695 #define KSZ9567_PORT6_XMII_CTRL0 0x6300
696 #define KSZ9567_PORT6_XMII_CTRL1 0x6301
697 #define KSZ9567_PORT6_MAC_CTRL0 0x6400
698 #define KSZ9567_PORT6_MAC_CTRL1 0x6401
699 #define KSZ9567_PORT6_IG_RATE_LIMIT_CTRL 0x6403
700 #define KSZ9567_PORT6_PRIO0_IG_LIMIT_CTRL 0x6410
701 #define KSZ9567_PORT6_PRIO1_IG_LIMIT_CTRL 0x6411
702 #define KSZ9567_PORT6_PRIO2_IG_LIMIT_CTRL 0x6412
703 #define KSZ9567_PORT6_PRIO3_IG_LIMIT_CTRL 0x6413
704 #define KSZ9567_PORT6_PRIO4_IG_LIMIT_CTRL 0x6414
705 #define KSZ9567_PORT6_PRIO5_IG_LIMIT_CTRL 0x6415
706 #define KSZ9567_PORT6_PRIO6_IG_LIMIT_CTRL 0x6416
707 #define KSZ9567_PORT6_PRIO7_IG_LIMIT_CTRL 0x6417
708 #define KSZ9567_PORT6_QUEUE0_EG_LIMIT_CTRL 0x6420
709 #define KSZ9567_PORT6_QUEUE1_EG_LIMIT_CTRL 0x6421
710 #define KSZ9567_PORT6_QUEUE2_EG_LIMIT_CTRL 0x6422
711 #define KSZ9567_PORT6_QUEUE3_EG_LIMIT_CTRL 0x6423
712 #define KSZ9567_PORT6_MIB_CTRL_STAT 0x6500
713 #define KSZ9567_PORT6_MIB_DATA 0x6504
714 #define KSZ9567_PORT6_ACL_ACCESS0 0x6600
715 #define KSZ9567_PORT6_ACL_ACCESS1 0x6601
716 #define KSZ9567_PORT6_ACL_ACCESS2 0x6602
717 #define KSZ9567_PORT6_ACL_ACCESS3 0x6603
718 #define KSZ9567_PORT6_ACL_ACCESS4 0x6604
719 #define KSZ9567_PORT6_ACL_ACCESS5 0x6605
720 #define KSZ9567_PORT6_ACL_ACCESS6 0x6606
721 #define KSZ9567_PORT6_ACL_ACCESS7 0x6607
722 #define KSZ9567_PORT6_ACL_ACCESS8 0x6608
723 #define KSZ9567_PORT6_ACL_ACCESS9 0x6609
724 #define KSZ9567_PORT6_ACL_ACCESS10 0x660A
725 #define KSZ9567_PORT6_ACL_ACCESS11 0x660B
726 #define KSZ9567_PORT6_ACL_ACCESS12 0x660C
727 #define KSZ9567_PORT6_ACL_ACCESS13 0x660D
728 #define KSZ9567_PORT6_ACL_ACCESS14 0x660E
729 #define KSZ9567_PORT6_ACL_ACCESS15 0x660F
730 #define KSZ9567_PORT6_ACL_BYTE_EN_MSB 0x6610
731 #define KSZ9567_PORT6_ACL_BYTE_EN_LSB 0x6611
732 #define KSZ9567_PORT6_ACL_ACCESS_CTRL0 0x6612
733 #define KSZ9567_PORT6_MIRRORING_CTRL 0x6800
734 #define KSZ9567_PORT6_PRIO_CTRL 0x6801
735 #define KSZ9567_PORT6_IG_MAC_CTRL 0x6802
736 #define KSZ9567_PORT6_AUTH_CTRL 0x6803
737 #define KSZ9567_PORT6_PTR 0x6804
738 #define KSZ9567_PORT6_PRIO_TO_QUEUE_MAPPING 0x6808
739 #define KSZ9567_PORT6_POLICE_CTRL 0x680C
740 #define KSZ9567_PORT6_POLICE_QUEUE_RATE 0x6820
741 #define KSZ9567_PORT6_POLICE_QUEUE_BURST_SIZE 0x6824
742 #define KSZ9567_PORT6_WRED_PKT_MEM_CTRL0 0x6830
743 #define KSZ9567_PORT6_WRED_PKT_MEM_CTRL1 0x6834
744 #define KSZ9567_PORT6_WRED_QUEUE_CTRL0 0x6840
745 #define KSZ9567_PORT6_WRED_QUEUE_CTRL1 0x6844
746 #define KSZ9567_PORT6_WRED_QUEUE_PERF_MON_CTRL 0x6848
747 #define KSZ9567_PORT6_TX_QUEUE_INDEX 0x6900
748 #define KSZ9567_PORT6_TX_QUEUE_PVID 0x6904
749 #define KSZ9567_PORT6_TX_QUEUE_CTRL0 0x6914
750 #define KSZ9567_PORT6_TX_QUEUE_CTRL1 0x6915
751 #define KSZ9567_PORT6_TX_CREDIT_SHAPER_CTRL0 0x6916
752 #define KSZ9567_PORT6_TX_CREDIT_SHAPER_CTRL1 0x6918
753 #define KSZ9567_PORT6_TX_CREDIT_SHAPER_CTRL2 0x691A
754 #define KSZ9567_PORT6_CTRL0 0x6A00
755 #define KSZ9567_PORT6_CTRL1 0x6A04
756 #define KSZ9567_PORT6_CTRL2 0x6B00
757 #define KSZ9567_PORT6_MSTP_PTR 0x6B01
758 #define KSZ9567_PORT6_MSTP_STATE 0x6B04
759 #define KSZ9567_PORT6_PTP_RX_LATENCY 0x6C00
760 #define KSZ9567_PORT6_PTP_TX_LATENCY 0x6C02
761 #define KSZ9567_PORT6_PTP_ASYM_CORRECTION 0x6C04
762 #define KSZ9567_PORT6_PTP_XDLY_REQ_TSH 0x6C08
763 #define KSZ9567_PORT6_PTP_XDLY_REQ_TSL 0x6C0A
764 #define KSZ9567_PORT6_PTP_SYNC_TSH 0x6C0C
765 #define KSZ9567_PORT6_PTP_SYNC_TSL 0x6C0E
766 #define KSZ9567_PORT6_PTP_PDLY_RESP_TSH 0x6C10
767 #define KSZ9567_PORT6_PTP_PDLY_RESP_TSL 0x6C12
768 #define KSZ9567_PORT6_PTP_TS_INT_STAT 0x6C14
769 #define KSZ9567_PORT6_PTP_TS_INT_EN 0x6C16
770 #define KSZ9567_PORT6_PTP_LINK_DELAY 0x6C18
771 #define KSZ9567_PORT7_DEFAULT_TAG0 0x7000
772 #define KSZ9567_PORT7_DEFAULT_TAG1 0x7001
773 #define KSZ9567_PORT7_PME_WOL_EVENT 0x7013
774 #define KSZ9567_PORT7_PME_WOL_EN 0x7017
775 #define KSZ9567_PORT7_INT_STATUS 0x701B
776 #define KSZ9567_PORT7_INT_MASK 0x701F
777 #define KSZ9567_PORT7_OP_CTRL0 0x7020
778 #define KSZ9567_PORT7_STATUS 0x7030
779 #define KSZ9567_PORT7_SGMII_ADDR 0x7200
780 #define KSZ9567_PORT7_SGMII_DATA 0x7206
781 #define KSZ9567_PORT7_XMII_CTRL0 0x7300
782 #define KSZ9567_PORT7_XMII_CTRL1 0x7301
783 #define KSZ9567_PORT7_MAC_CTRL0 0x7400
784 #define KSZ9567_PORT7_MAC_CTRL1 0x7401
785 #define KSZ9567_PORT7_IG_RATE_LIMIT_CTRL 0x7403
786 #define KSZ9567_PORT7_PRIO0_IG_LIMIT_CTRL 0x7410
787 #define KSZ9567_PORT7_PRIO1_IG_LIMIT_CTRL 0x7411
788 #define KSZ9567_PORT7_PRIO2_IG_LIMIT_CTRL 0x7412
789 #define KSZ9567_PORT7_PRIO3_IG_LIMIT_CTRL 0x7413
790 #define KSZ9567_PORT7_PRIO4_IG_LIMIT_CTRL 0x7414
791 #define KSZ9567_PORT7_PRIO5_IG_LIMIT_CTRL 0x7415
792 #define KSZ9567_PORT7_PRIO6_IG_LIMIT_CTRL 0x7416
793 #define KSZ9567_PORT7_PRIO7_IG_LIMIT_CTRL 0x7417
794 #define KSZ9567_PORT7_QUEUE0_EG_LIMIT_CTRL 0x7420
795 #define KSZ9567_PORT7_QUEUE1_EG_LIMIT_CTRL 0x7421
796 #define KSZ9567_PORT7_QUEUE2_EG_LIMIT_CTRL 0x7422
797 #define KSZ9567_PORT7_QUEUE3_EG_LIMIT_CTRL 0x7423
798 #define KSZ9567_PORT7_MIB_CTRL_STAT 0x7500
799 #define KSZ9567_PORT7_MIB_DATA 0x7504
800 #define KSZ9567_PORT7_ACL_ACCESS0 0x7600
801 #define KSZ9567_PORT7_ACL_ACCESS1 0x7601
802 #define KSZ9567_PORT7_ACL_ACCESS2 0x7602
803 #define KSZ9567_PORT7_ACL_ACCESS3 0x7603
804 #define KSZ9567_PORT7_ACL_ACCESS4 0x7604
805 #define KSZ9567_PORT7_ACL_ACCESS5 0x7605
806 #define KSZ9567_PORT7_ACL_ACCESS6 0x7606
807 #define KSZ9567_PORT7_ACL_ACCESS7 0x7607
808 #define KSZ9567_PORT7_ACL_ACCESS8 0x7608
809 #define KSZ9567_PORT7_ACL_ACCESS9 0x7609
810 #define KSZ9567_PORT7_ACL_ACCESS10 0x760A
811 #define KSZ9567_PORT7_ACL_ACCESS11 0x760B
812 #define KSZ9567_PORT7_ACL_ACCESS12 0x760C
813 #define KSZ9567_PORT7_ACL_ACCESS13 0x760D
814 #define KSZ9567_PORT7_ACL_ACCESS14 0x760E
815 #define KSZ9567_PORT7_ACL_ACCESS15 0x760F
816 #define KSZ9567_PORT7_ACL_BYTE_EN_MSB 0x7610
817 #define KSZ9567_PORT7_ACL_BYTE_EN_LSB 0x7611
818 #define KSZ9567_PORT7_ACL_ACCESS_CTRL0 0x7612
819 #define KSZ9567_PORT7_MIRRORING_CTRL 0x7800
820 #define KSZ9567_PORT7_PRIO_CTRL 0x7801
821 #define KSZ9567_PORT7_IG_MAC_CTRL 0x7802
822 #define KSZ9567_PORT7_AUTH_CTRL 0x7803
823 #define KSZ9567_PORT7_PTR 0x7804
824 #define KSZ9567_PORT7_PRIO_TO_QUEUE_MAPPING 0x7808
825 #define KSZ9567_PORT7_POLICE_CTRL 0x780C
826 #define KSZ9567_PORT7_POLICE_QUEUE_RATE 0x7820
827 #define KSZ9567_PORT7_POLICE_QUEUE_BURST_SIZE 0x7824
828 #define KSZ9567_PORT7_WRED_PKT_MEM_CTRL0 0x7830
829 #define KSZ9567_PORT7_WRED_PKT_MEM_CTRL1 0x7834
830 #define KSZ9567_PORT7_WRED_QUEUE_CTRL0 0x7840
831 #define KSZ9567_PORT7_WRED_QUEUE_CTRL1 0x7844
832 #define KSZ9567_PORT7_WRED_QUEUE_PERF_MON_CTRL 0x7848
833 #define KSZ9567_PORT7_TX_QUEUE_INDEX 0x7900
834 #define KSZ9567_PORT7_TX_QUEUE_PVID 0x7904
835 #define KSZ9567_PORT7_TX_QUEUE_CTRL0 0x7914
836 #define KSZ9567_PORT7_TX_QUEUE_CTRL1 0x7915
837 #define KSZ9567_PORT7_TX_CREDIT_SHAPER_CTRL0 0x7916
838 #define KSZ9567_PORT7_TX_CREDIT_SHAPER_CTRL1 0x7918
839 #define KSZ9567_PORT7_TX_CREDIT_SHAPER_CTRL2 0x791A
840 #define KSZ9567_PORT7_CTRL0 0x7A00
841 #define KSZ9567_PORT7_CTRL1 0x7A04
842 #define KSZ9567_PORT7_CTRL2 0x7B00
843 #define KSZ9567_PORT7_MSTP_PTR 0x7B01
844 #define KSZ9567_PORT7_MSTP_STATE 0x7B04
845 #define KSZ9567_PORT7_PTP_RX_LATENCY 0x7C00
846 #define KSZ9567_PORT7_PTP_TX_LATENCY 0x7C02
847 #define KSZ9567_PORT7_PTP_ASYM_CORRECTION 0x7C04
848 #define KSZ9567_PORT7_PTP_XDLY_REQ_TSH 0x7C08
849 #define KSZ9567_PORT7_PTP_XDLY_REQ_TSL 0x7C0A
850 #define KSZ9567_PORT7_PTP_SYNC_TSH 0x7C0C
851 #define KSZ9567_PORT7_PTP_SYNC_TSL 0x7C0E
852 #define KSZ9567_PORT7_PTP_PDLY_RESP_TSH 0x7C10
853 #define KSZ9567_PORT7_PTP_PDLY_RESP_TSL 0x7C12
854 #define KSZ9567_PORT7_PTP_TS_INT_STAT 0x7C14
855 #define KSZ9567_PORT7_PTP_TS_INT_EN 0x7C16
856 #define KSZ9567_PORT7_PTP_LINK_DELAY 0x7C18
857 
858 //KSZ9567 Switch register access macros
859 #define KSZ9567_PORTn_DEFAULT_TAG0(port) (0x0000 + ((port) * 0x1000))
860 #define KSZ9567_PORTn_DEFAULT_TAG1(port) (0x0001 + ((port) * 0x1000))
861 #define KSZ9567_PORTn_PME_WOL_EVENT(port) (0x0013 + ((port) * 0x1000))
862 #define KSZ9567_PORTn_PME_WOL_EN(port) (0x0017 + ((port) * 0x1000))
863 #define KSZ9567_PORTn_INT_STATUS(port) (0x001B + ((port) * 0x1000))
864 #define KSZ9567_PORTn_INT_MASK(port) (0x001F + ((port) * 0x1000))
865 #define KSZ9567_PORTn_OP_CTRL0(port) (0x0020 + ((port) * 0x1000))
866 #define KSZ9567_PORTn_STATUS(port) (0x0030 + ((port) * 0x1000))
867 #define KSZ9567_PORTn_XMII_CTRL0(port) (0x0300 + ((port) * 0x1000))
868 #define KSZ9567_PORTn_XMII_CTRL1(port) (0x0301 + ((port) * 0x1000))
869 #define KSZ9567_PORTn_MAC_CTRL0(port) (0x0400 + ((port) * 0x1000))
870 #define KSZ9567_PORTn_MAC_CTRL1(port) (0x0401 + ((port) * 0x1000))
871 #define KSZ9567_PORTn_IG_RATE_LIMIT_CTRL(port) (0x0403 + ((port) * 0x1000))
872 #define KSZ9567_PORTn_PRIO0_IG_LIMIT_CTRL(port) (0x0410 + ((port) * 0x1000))
873 #define KSZ9567_PORTn_PRIO1_IG_LIMIT_CTRL(port) (0x0411 + ((port) * 0x1000))
874 #define KSZ9567_PORTn_PRIO2_IG_LIMIT_CTRL(port) (0x0412 + ((port) * 0x1000))
875 #define KSZ9567_PORTn_PRIO3_IG_LIMIT_CTRL(port) (0x0413 + ((port) * 0x1000))
876 #define KSZ9567_PORTn_PRIO4_IG_LIMIT_CTRL(port) (0x0414 + ((port) * 0x1000))
877 #define KSZ9567_PORTn_PRIO5_IG_LIMIT_CTRL(port) (0x0415 + ((port) * 0x1000))
878 #define KSZ9567_PORTn_PRIO6_IG_LIMIT_CTRL(port) (0x0416 + ((port) * 0x1000))
879 #define KSZ9567_PORTn_PRIO7_IG_LIMIT_CTRL(port) (0x0417 + ((port) * 0x1000))
880 #define KSZ9567_PORTn_QUEUE0_EG_LIMIT_CTRL(port) (0x0420 + ((port) * 0x1000))
881 #define KSZ9567_PORTn_QUEUE1_EG_LIMIT_CTRL(port) (0x0421 + ((port) * 0x1000))
882 #define KSZ9567_PORTn_QUEUE2_EG_LIMIT_CTRL(port) (0x0422 + ((port) * 0x1000))
883 #define KSZ9567_PORTn_QUEUE3_EG_LIMIT_CTRL(port) (0x0423 + ((port) * 0x1000))
884 #define KSZ9567_PORTn_MIB_CTRL_STAT(port) (0x0500 + ((port) * 0x1000))
885 #define KSZ9567_PORTn_MIB_DATA(port) (0x0504 + ((port) * 0x1000))
886 #define KSZ9567_PORTn_ACL_ACCESS0(port) (0x0600 + ((port) * 0x1000))
887 #define KSZ9567_PORTn_ACL_ACCESS1(port) (0x0601 + ((port) * 0x1000))
888 #define KSZ9567_PORTn_ACL_ACCESS2(port) (0x0602 + ((port) * 0x1000))
889 #define KSZ9567_PORTn_ACL_ACCESS3(port) (0x0603 + ((port) * 0x1000))
890 #define KSZ9567_PORTn_ACL_ACCESS4(port) (0x0604 + ((port) * 0x1000))
891 #define KSZ9567_PORTn_ACL_ACCESS5(port) (0x0605 + ((port) * 0x1000))
892 #define KSZ9567_PORTn_ACL_ACCESS6(port) (0x0606 + ((port) * 0x1000))
893 #define KSZ9567_PORTn_ACL_ACCESS7(port) (0x0607 + ((port) * 0x1000))
894 #define KSZ9567_PORTn_ACL_ACCESS8(port) (0x0608 + ((port) * 0x1000))
895 #define KSZ9567_PORTn_ACL_ACCESS9(port) (0x0609 + ((port) * 0x1000))
896 #define KSZ9567_PORTn_ACL_ACCESS10(port) (0x060A + ((port) * 0x1000))
897 #define KSZ9567_PORTn_ACL_ACCESS11(port) (0x060B + ((port) * 0x1000))
898 #define KSZ9567_PORTn_ACL_ACCESS12(port) (0x060C + ((port) * 0x1000))
899 #define KSZ9567_PORTn_ACL_ACCESS13(port) (0x060D + ((port) * 0x1000))
900 #define KSZ9567_PORTn_ACL_ACCESS14(port) (0x060E + ((port) * 0x1000))
901 #define KSZ9567_PORTn_ACL_ACCESS15(port) (0x060F + ((port) * 0x1000))
902 #define KSZ9567_PORTn_ACL_BYTE_EN_MSB(port) (0x0610 + ((port) * 0x1000))
903 #define KSZ9567_PORTn_ACL_BYTE_EN_LSB(port) (0x0611 + ((port) * 0x1000))
904 #define KSZ9567_PORTn_ACL_ACCESS_CTRL0(port) (0x0612 + ((port) * 0x1000))
905 #define KSZ9567_PORTn_MIRRORING_CTRL(port) (0x0800 + ((port) * 0x1000))
906 #define KSZ9567_PORTn_PRIO_CTRL(port) (0x0801 + ((port) * 0x1000))
907 #define KSZ9567_PORTn_IG_MAC_CTRL(port) (0x0802 + ((port) * 0x1000))
908 #define KSZ9567_PORTn_AUTH_CTRL(port) (0x0803 + ((port) * 0x1000))
909 #define KSZ9567_PORTn_PTR(port) (0x0804 + ((port) * 0x1000))
910 #define KSZ9567_PORTn_PRIO_TO_QUEUE_MAPPING(port) (0x0808 + ((port) * 0x1000))
911 #define KSZ9567_PORTn_POLICE_CTRL(port) (0x080C + ((port) * 0x1000))
912 #define KSZ9567_PORTn_POLICE_QUEUE_RATE(port) (0x0820 + ((port) * 0x1000))
913 #define KSZ9567_PORTn_POLICE_QUEUE_BURST_SIZE(port) (0x0824 + ((port) * 0x1000))
914 #define KSZ9567_PORTn_WRED_PKT_MEM_CTRL0(port) (0x0830 + ((port) * 0x1000))
915 #define KSZ9567_PORTn_WRED_PKT_MEM_CTRL1(port) (0x0834 + ((port) * 0x1000))
916 #define KSZ9567_PORTn_WRED_QUEUE_CTRL0(port) (0x0840 + ((port) * 0x1000))
917 #define KSZ9567_PORTn_WRED_QUEUE_CTRL1(port) (0x0844 + ((port) * 0x1000))
918 #define KSZ9567_PORTn_WRED_QUEUE_PERF_MON_CTRL(port) (0x0848 + ((port) * 0x1000))
919 #define KSZ9567_PORTn_TX_QUEUE_INDEX(port) (0x0900 + ((port) * 0x1000))
920 #define KSZ9567_PORTn_TX_QUEUE_PVID(port) (0x0904 + ((port) * 0x1000))
921 #define KSZ9567_PORTn_TX_QUEUE_CTRL0(port) (0x0914 + ((port) * 0x1000))
922 #define KSZ9567_PORTn_TX_QUEUE_CTRL1(port) (0x0915 + ((port) * 0x1000))
923 #define KSZ9567_PORTn_TX_CREDIT_SHAPER_CTRL0(port) (0x0916 + ((port) * 0x1000))
924 #define KSZ9567_PORTn_TX_CREDIT_SHAPER_CTRL1(port) (0x0918 + ((port) * 0x1000))
925 #define KSZ9567_PORTn_TX_CREDIT_SHAPER_CTRL2(port) (0x091A + ((port) * 0x1000))
926 #define KSZ9567_PORTn_CTRL0(port) (0x0A00 + ((port) * 0x1000))
927 #define KSZ9567_PORTn_CTRL1(port) (0x0A04 + ((port) * 0x1000))
928 #define KSZ9567_PORTn_CTRL2(port) (0x0B00 + ((port) * 0x1000))
929 #define KSZ9567_PORTn_MSTP_PTR(port) (0x0B01 + ((port) * 0x1000))
930 #define KSZ9567_PORTn_MSTP_STATE(port) (0x0B04 + ((port) * 0x1000))
931 #define KSZ9567_PORTn_PTP_RX_LATENCY(port) (0x0C00 + ((port) * 0x1000))
932 #define KSZ9567_PORTn_PTP_TX_LATENCY(port) (0x0C02 + ((port) * 0x1000))
933 #define KSZ9567_PORTn_PTP_ASYM_CORRECTION(port) (0x0C04 + ((port) * 0x1000))
934 #define KSZ9567_PORTn_PTP_XDLY_REQ_TSH(port) (0x0C08 + ((port) * 0x1000))
935 #define KSZ9567_PORTn_PTP_XDLY_REQ_TSL(port) (0x0C0A + ((port) * 0x1000))
936 #define KSZ9567_PORTn_PTP_SYNC_TSH(port) (0x0C0C + ((port) * 0x1000))
937 #define KSZ9567_PORTn_PTP_SYNC_TSL(port) (0x0C0E + ((port) * 0x1000))
938 #define KSZ9567_PORTn_PTP_PDLY_RESP_TSH(port) (0x0C10 + ((port) * 0x1000))
939 #define KSZ9567_PORTn_PTP_PDLY_RESP_TSL(port) (0x0C12 + ((port) * 0x1000))
940 #define KSZ9567_PORTn_PTP_TS_INT_STAT(port) (0x0C14 + ((port) * 0x1000))
941 #define KSZ9567_PORTn_PTP_TS_INT_EN(port) (0x0C16 + ((port) * 0x1000))
942 #define KSZ9567_PORTn_PTP_LINK_DELAY(port) (0x0C18 + ((port) * 0x1000))
943 #define KSZ9567_PORTn_ETH_PHY_REG(port, addr) (0x0100 + ((port) * 0x1000) + ((addr) * 2))
944 
945 //PHY Basic Control register
946 #define KSZ9567_BMCR_RESET 0x8000
947 #define KSZ9567_BMCR_LOOPBACK 0x4000
948 #define KSZ9567_BMCR_SPEED_SEL_LSB 0x2000
949 #define KSZ9567_BMCR_AN_EN 0x1000
950 #define KSZ9567_BMCR_POWER_DOWN 0x0800
951 #define KSZ9567_BMCR_ISOLATE 0x0400
952 #define KSZ9567_BMCR_RESTART_AN 0x0200
953 #define KSZ9567_BMCR_DUPLEX_MODE 0x0100
954 #define KSZ9567_BMCR_COL_TEST 0x0080
955 #define KSZ9567_BMCR_SPEED_SEL_MSB 0x0040
956 
957 //PHY Basic Status register
958 #define KSZ9567_BMSR_100BT4 0x8000
959 #define KSZ9567_BMSR_100BTX_FD 0x4000
960 #define KSZ9567_BMSR_100BTX_HD 0x2000
961 #define KSZ9567_BMSR_10BT_FD 0x1000
962 #define KSZ9567_BMSR_10BT_HD 0x0800
963 #define KSZ9567_BMSR_EXTENDED_STATUS 0x0100
964 #define KSZ9567_BMSR_MF_PREAMBLE_SUPPR 0x0040
965 #define KSZ9567_BMSR_AN_COMPLETE 0x0020
966 #define KSZ9567_BMSR_REMOTE_FAULT 0x0010
967 #define KSZ9567_BMSR_AN_CAPABLE 0x0008
968 #define KSZ9567_BMSR_LINK_STATUS 0x0004
969 #define KSZ9567_BMSR_JABBER_DETECT 0x0002
970 #define KSZ9567_BMSR_EXTENDED_CAPABLE 0x0001
971 
972 //PHY ID High register
973 #define KSZ9567_PHYID1_DEFAULT 0x0022
974 
975 //PHY ID Low register
976 #define KSZ9567_PHYID2_DEFAULT 0x1631
977 
978 //PHY Auto-Negotiation Advertisement register
979 #define KSZ9567_ANAR_NEXT_PAGE 0x8000
980 #define KSZ9567_ANAR_REMOTE_FAULT 0x2000
981 #define KSZ9567_ANAR_PAUSE 0x0C00
982 #define KSZ9567_ANAR_100BT4 0x0200
983 #define KSZ9567_ANAR_100BTX_FD 0x0100
984 #define KSZ9567_ANAR_100BTX_HD 0x0080
985 #define KSZ9567_ANAR_10BT_FD 0x0040
986 #define KSZ9567_ANAR_10BT_HD 0x0020
987 #define KSZ9567_ANAR_SELECTOR 0x001F
988 #define KSZ9567_ANAR_SELECTOR_DEFAULT 0x0001
989 
990 //PHY Auto-Negotiation Link Partner Ability register
991 #define KSZ9567_ANLPAR_NEXT_PAGE 0x8000
992 #define KSZ9567_ANLPAR_ACK 0x4000
993 #define KSZ9567_ANLPAR_REMOTE_FAULT 0x2000
994 #define KSZ9567_ANLPAR_PAUSE 0x0C00
995 #define KSZ9567_ANLPAR_100BT4 0x0200
996 #define KSZ9567_ANLPAR_100BTX_FD 0x0100
997 #define KSZ9567_ANLPAR_100BTX_HD 0x0080
998 #define KSZ9567_ANLPAR_10BT_FD 0x0040
999 #define KSZ9567_ANLPAR_10BT_HD 0x0020
1000 #define KSZ9567_ANLPAR_SELECTOR 0x001F
1001 #define KSZ9567_ANLPAR_SELECTOR_DEFAULT 0x0001
1002 
1003 //PHY Auto-Negotiation Expansion Status register
1004 #define KSZ9567_ANER_PAR_DETECT_FAULT 0x0010
1005 #define KSZ9567_ANER_LP_NEXT_PAGE_ABLE 0x0008
1006 #define KSZ9567_ANER_NEXT_PAGE_ABLE 0x0004
1007 #define KSZ9567_ANER_PAGE_RECEIVED 0x0002
1008 #define KSZ9567_ANER_LP_AN_ABLE 0x0001
1009 
1010 //PHY Auto-Negotiation Next Page register
1011 #define KSZ9567_ANNPR_NEXT_PAGE 0x8000
1012 #define KSZ9567_ANNPR_MSG_PAGE 0x2000
1013 #define KSZ9567_ANNPR_ACK2 0x1000
1014 #define KSZ9567_ANNPR_TOGGLE 0x0800
1015 #define KSZ9567_ANNPR_MESSAGE 0x07FF
1016 
1017 //PHY Auto-Negotiation Link Partner Next Page Ability register
1018 #define KSZ9567_ANLPNPR_NEXT_PAGE 0x8000
1019 #define KSZ9567_ANLPNPR_ACK 0x4000
1020 #define KSZ9567_ANLPNPR_MSG_PAGE 0x2000
1021 #define KSZ9567_ANLPNPR_ACK2 0x1000
1022 #define KSZ9567_ANLPNPR_TOGGLE 0x0800
1023 #define KSZ9567_ANLPNPR_MESSAGE 0x07FF
1024 
1025 //PHY 1000BASE-T Control register
1026 #define KSZ9567_GBCR_TEST_MODE 0xE000
1027 #define KSZ9567_GBCR_MS_MAN_CONF_EN 0x1000
1028 #define KSZ9567_GBCR_MS_MAN_CONF_VAL 0x0800
1029 #define KSZ9567_GBCR_PORT_TYPE 0x0400
1030 #define KSZ9567_GBCR_1000BT_FD 0x0200
1031 #define KSZ9567_GBCR_1000BT_HD 0x0100
1032 
1033 //PHY 1000BASE-T Status register
1034 #define KSZ9567_GBSR_MS_CONF_FAULT 0x8000
1035 #define KSZ9567_GBSR_MS_CONF_RES 0x4000
1036 #define KSZ9567_GBSR_LOCAL_RECEIVER_STATUS 0x2000
1037 #define KSZ9567_GBSR_REMOTE_RECEIVER_STATUS 0x1000
1038 #define KSZ9567_GBSR_LP_1000BT_FD 0x0800
1039 #define KSZ9567_GBSR_LP_1000BT_HD 0x0400
1040 #define KSZ9567_GBSR_IDLE_ERR_COUNT 0x00FF
1041 
1042 //PHY MMD Setup register
1043 #define KSZ9567_MMDACR_FUNC 0xC000
1044 #define KSZ9567_MMDACR_FUNC_ADDR 0x0000
1045 #define KSZ9567_MMDACR_FUNC_DATA_NO_POST_INC 0x4000
1046 #define KSZ9567_MMDACR_FUNC_DATA_POST_INC_RW 0x8000
1047 #define KSZ9567_MMDACR_FUNC_DATA_POST_INC_W 0xC000
1048 #define KSZ9567_MMDACR_DEVAD 0x001F
1049 
1050 //PHY Extended Status register
1051 #define KSZ9567_GBESR_1000BX_FD 0x8000
1052 #define KSZ9567_GBESR_1000BX_HD 0x4000
1053 #define KSZ9567_GBESR_1000BT_FD 0x2000
1054 #define KSZ9567_GBESR_1000BT_HD 0x1000
1055 
1056 //PHY Remote Loopback register
1057 #define KSZ9567_RLB_REMOTE_LOOPBACK 0x0100
1058 
1059 //PHY LinkMD register
1060 #define KSZ9567_LINKMD_TEST_EN 0x8000
1061 #define KSZ9567_LINKMD_PAIR 0x3000
1062 #define KSZ9567_LINKMD_PAIR_A 0x0000
1063 #define KSZ9567_LINKMD_PAIR_B 0x1000
1064 #define KSZ9567_LINKMD_PAIR_C 0x2000
1065 #define KSZ9567_LINKMD_PAIR_D 0x3000
1066 #define KSZ9567_LINKMD_STATUS 0x0300
1067 #define KSZ9567_LINKMD_STATUS_NORMAL 0x0000
1068 #define KSZ9567_LINKMD_STATUS_OPEN 0x0100
1069 #define KSZ9567_LINKMD_STATUS_SHORT 0x0200
1070 #define KSZ9567_LINKMD_RESULT 0x00FF
1071 
1072 //PHY Digital PMA/PCS Status register
1073 #define KSZ9567_DPMAPCSS_1000BT_LINK_STATUS 0x0002
1074 #define KSZ9567_DPMAPCSS_100BTX_LINK_STATUS 0x0001
1075 
1076 //Port Interrupt Control/Status register
1077 #define KSZ9567_ICSR_JABBER_IE 0x8000
1078 #define KSZ9567_ICSR_RECEIVE_ERROR_IE 0x4000
1079 #define KSZ9567_ICSR_PAGE_RECEIVED_IE 0x2000
1080 #define KSZ9567_ICSR_PAR_DETECT_FAULT_IE 0x1000
1081 #define KSZ9567_ICSR_LP_ACK_IE 0x0800
1082 #define KSZ9567_ICSR_LINK_DOWN_IE 0x0400
1083 #define KSZ9567_ICSR_REMOTE_FAULT_IE 0x0200
1084 #define KSZ9567_ICSR_LINK_UP_IE 0x0100
1085 #define KSZ9567_ICSR_JABBER_IF 0x0080
1086 #define KSZ9567_ICSR_RECEIVE_ERROR_IF 0x0040
1087 #define KSZ9567_ICSR_PAGE_RECEIVED_IF 0x0020
1088 #define KSZ9567_ICSR_PAR_DETECT_FAULT_IF 0x0010
1089 #define KSZ9567_ICSR_LP_ACK_IF 0x0008
1090 #define KSZ9567_ICSR_LINK_DOWN_IF 0x0004
1091 #define KSZ9567_ICSR_REMOTE_FAULT_IF 0x0002
1092 #define KSZ9567_ICSR_LINK_UP_IF 0x0001
1093 
1094 //PHY Auto MDI/MDI-X register
1095 #define KSZ9567_AUTOMDI_MDI_SET 0x0080
1096 #define KSZ9567_AUTOMDI_SWAP_OFF 0x0040
1097 
1098 //PHY Control register
1099 #define KSZ9567_PHYCON_JABBER_EN 0x0200
1100 #define KSZ9567_PHYCON_SPEED_1000BT 0x0040
1101 #define KSZ9567_PHYCON_SPEED_100BTX 0x0020
1102 #define KSZ9567_PHYCON_SPEED_10BT 0x0010
1103 #define KSZ9567_PHYCON_DUPLEX_STATUS 0x0008
1104 #define KSZ9567_PHYCON_1000BT_MS_STATUS 0x0004
1105 
1106 //MMD LED Mode register
1107 #define KSZ9567_MMD_LED_MODE_LED_MODE 0x0010
1108 #define KSZ9567_MMD_LED_MODE_LED_MODE_TRI_COLOR_DUAL 0x0000
1109 #define KSZ9567_MMD_LED_MODE_LED_MODE_SINGLE 0x0010
1110 #define KSZ9567_MMD_LED_MODE_RESERVED 0x000F
1111 #define KSZ9567_MMD_LED_MODE_RESERVED_DEFAULT 0x0001
1112 
1113 //MMD EEE Advertisement register
1114 #define KSZ9567_MMD_EEE_ADV_1000BT_EEE_EN 0x0004
1115 #define KSZ9567_MMD_EEE_ADV_100BT_EEE_EN 0x0002
1116 
1117 //SGMII Control register
1118 #define KSZ9567_SGMII_CTRL_SOFT_RESET 0x8000
1119 #define KSZ9567_SGMII_CTRL_LOCAL_LOOPBACK 0x4000
1120 #define KSZ9567_SGMII_CTRL_SPEED_SEL_LSB 0x2000
1121 #define KSZ9567_SGMII_CTRL_AN_EN 0x1000
1122 #define KSZ9567_SGMII_CTRL_POWER_DOWN 0x0800
1123 #define KSZ9567_SGMII_CTRL_RESTART_AN 0x0200
1124 #define KSZ9567_SGMII_CTRL_DUPLEX_MODE 0x0100
1125 #define KSZ9567_SGMII_CTRL_SPEED_SEL_MSB 0x0040
1126 
1127 //SGMII Status register
1128 #define KSZ9567_SGMII_STATUS_AN_COMPLETE 0x0020
1129 #define KSZ9567_SGMII_STATUS_REMOTE_FAULT 0x0010
1130 #define KSZ9567_SGMII_STATUS_LINK_STATUS 0x0004
1131 
1132 //SGMII PHY ID 1 register
1133 #define KSZ9567_SGMII_PHYID1_DEFAULT 0x7996
1134 
1135 //SGMII PHY ID 2 register
1136 #define KSZ9567_SGMII_PHYID2_DEFAULT 0xCED0
1137 
1138 //SGMII Auto-Negotiation Advertisement register
1139 #define KSZ9567_SGMII_ANAR_NEXT_PAGE 0x8000
1140 #define KSZ9567_SGMII_ANAR_REMOTE_FAULT 0x3000
1141 #define KSZ9567_SGMII_ANAR_REMOTE_FAULT_NO_ERROR 0x0000
1142 #define KSZ9567_SGMII_ANAR_REMOTE_FAULT_OFFINE 0x1000
1143 #define KSZ9567_SGMII_ANAR_REMOTE_FAULT_LINK_FAILURE 0x2000
1144 #define KSZ9567_SGMII_ANAR_REMOTE_FAULT_AN_ERROR 0x3000
1145 #define KSZ9567_SGMII_ANAR_PAUSE 0x0180
1146 #define KSZ9567_SGMII_ANAR_HALF_DUPLEX 0x0040
1147 #define KSZ9567_SGMII_ANAR_FULL_DUPLEX 0x0020
1148 
1149 //SGMII Auto-Negotiation Link Partner Base Ability register
1150 #define KSZ9567_SGMII_ANLPAR_NEXT_PAGE 0x8000
1151 #define KSZ9567_SGMII_ANLPAR_ACK 0x4000
1152 #define KSZ9567_SGMII_ANLPAR_REMOTE_FAULT 0x3000
1153 #define KSZ9567_SGMII_ANLPAR_REMOTE_FAULT_NO_ERROR 0x0000
1154 #define KSZ9567_SGMII_ANLPAR_REMOTE_FAULT_OFFINE 0x1000
1155 #define KSZ9567_SGMII_ANLPAR_REMOTE_FAULT_LINK_FAILURE 0x2000
1156 #define KSZ9567_SGMII_ANLPAR_REMOTE_FAULT_AN_ERROR 0x3000
1157 #define KSZ9567_SGMII_ANLPAR_PAUSE 0x0180
1158 #define KSZ9567_SGMII_ANLPAR_HALF_DUPLEX 0x0040
1159 #define KSZ9567_SGMII_ANLPAR_FULL_DUPLEX 0x0020
1160 
1161 //SGMII Auto-Negotiation Expansion register
1162 #define KSZ9567_SGMII_ANER_PAGE_RECEIVED 0x0002
1163 
1164 //SGMII Digital Control register
1165 #define KSZ9567_SGMII_DIGITAL_CTRL_REMOTE_LOOPBACK 0x4000
1166 #define KSZ9567_SGMII_DIGITAL_CTRL_POWER_SAVE 0x0800
1167 
1168 //SGMII Auto-Negotiation Control register
1169 #define KSZ9567_SGMII_AN_CTRL_LINK_STATUS 0x0010
1170 #define KSZ9567_SGMII_AN_CTRL_TX_CONFIG_MASTER 0x0008
1171 #define KSZ9567_SGMII_AN_CTRL_PCS_MODE 0x0006
1172 #define KSZ9567_SGMII_AN_CTRL_PCS_MODE_SERDES 0x0000
1173 #define KSZ9567_SGMII_AN_CTRL_PCS_MODE_SGMII 0x0004
1174 #define KSZ9567_SGMII_AN_CTRL_AN_COMPLETE_INT_EN 0x0001
1175 
1176 //SGMII Auto-Negotiation Status register
1177 #define KSZ9567_SGMII_AN_STATUS_LINK_STATUS 0x0010
1178 #define KSZ9567_SGMII_AN_STATUS_LINK_SPEED 0x000C
1179 #define KSZ9567_SGMII_AN_STATUS_LINK_SPEED_10MBPS 0x0000
1180 #define KSZ9567_SGMII_AN_STATUS_LINK_SPEED_100MBPS 0x0004
1181 #define KSZ9567_SGMII_AN_STATUS_LINK_SPEED_1000MBPS 0x0008
1182 #define KSZ9567_SGMII_AN_STATUS_FULL_DUPLEX 0x0002
1183 #define KSZ9567_SGMII_AN_STATUS_AN_COMPLETE_INT 0x0001
1184 
1185 //Global Chip ID 0 register
1186 #define KSZ9567_CHIP_ID0_DEFAULT 0x00
1187 
1188 //Global Chip ID 1 register
1189 #define KSZ9567_CHIP_ID1_DEFAULT 0x95
1190 
1191 //Global Chip ID 2 register
1192 #define KSZ9567_CHIP_ID2_DEFAULT 0x67
1193 
1194 //Global Chip ID 3 register
1195 #define KSZ9567_CHIP_ID3_REVISION_ID 0xF0
1196 #define KSZ9567_CHIP_ID3_GLOBAL_SOFT_RESET 0x01
1197 
1198 //PME Pin Control register
1199 #define KSZ9567_PME_PIN_CTRL_PME_PIN_OUT_EN 0x02
1200 #define KSZ9567_PME_PIN_CTRL_PME_PIN_OUT_POL 0x01
1201 
1202 //Global Interrupt Status register
1203 #define KSZ9567_GLOBAL_INT_STAT_LUE 0x80000000
1204 #define KSZ9567_GLOBAL_INT_STAT_GPIO_TRIG_TS_UNIT 0x40000000
1205 #define KSZ9567_GLOBAL_INT_STAT_APB_TIMOUT 0x3FFFFFFF
1206 
1207 //Global Interrupt Mask register
1208 #define KSZ9567_GLOBAL_INT_MASK_LUE 0x80000000
1209 #define KSZ9567_GLOBAL_INT_MASK_GPIO_TRIG_TS_UNIT 0x40000000
1210 #define KSZ9567_GLOBAL_INT_MASK_APB_TIMOUT 0x3FFFFFFF
1211 
1212 //Global Port Interrupt Status register
1213 #define KSZ9567_GLOBAL_PORT_INT_STAT_PORT7 0x00000040
1214 #define KSZ9567_GLOBAL_PORT_INT_STAT_PORT6 0x00000020
1215 #define KSZ9567_GLOBAL_PORT_INT_STAT_PORT5 0x00000010
1216 #define KSZ9567_GLOBAL_PORT_INT_STAT_PORT4 0x00000008
1217 #define KSZ9567_GLOBAL_PORT_INT_STAT_PORT3 0x00000004
1218 #define KSZ9567_GLOBAL_PORT_INT_STAT_PORT2 0x00000002
1219 #define KSZ9567_GLOBAL_PORT_INT_STAT_PORT1 0x00000001
1220 
1221 //Global Port Interrupt Mask register
1222 #define KSZ9567_GLOBAL_PORT_INT_MASK_PORT7 0x00000040
1223 #define KSZ9567_GLOBAL_PORT_INT_MASK_PORT6 0x00000020
1224 #define KSZ9567_GLOBAL_PORT_INT_MASK_PORT5 0x00000010
1225 #define KSZ9567_GLOBAL_PORT_INT_MASK_PORT4 0x00000008
1226 #define KSZ9567_GLOBAL_PORT_INT_MASK_PORT3 0x00000004
1227 #define KSZ9567_GLOBAL_PORT_INT_MASK_PORT2 0x00000002
1228 #define KSZ9567_GLOBAL_PORT_INT_MASK_PORT1 0x00000001
1229 
1230 //Serial I/O Control register
1231 #define KSZ9567_SERIAL_IO_CTRL_MIIM_PREAMBLE_SUPPR 0x04
1232 #define KSZ9567_SERIAL_IO_CTRL_AUTO_SPI_DATA_OUT_EDGE_SEL 0x02
1233 #define KSZ9567_SERIAL_IO_CTRL_SPI_DATA_OUT_EDGE_SEL 0x01
1234 #define KSZ9567_SERIAL_IO_CTRL_SPI_DATA_OUT_EDGE_SEL_FALLING 0x00
1235 #define KSZ9567_SERIAL_IO_CTRL_SPI_DATA_OUT_EDGE_SEL_RISING 0x01
1236 
1237 //Output Clock Control register
1238 #define KSZ9567_OUT_CLK_CTRL_REC_CLK_RDY 0x80
1239 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_SRC 0x1C
1240 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_SRC_CRYSTAL 0x00
1241 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_SRC_PORT1 0x04
1242 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_SRC_PORT2 0x00
1243 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_SRC_PORT3 0x00
1244 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_SRC_PORT4 0x00
1245 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_SRC_PORT5 0x00
1246 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_EN 0x02
1247 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_FREQ 0x01
1248 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_FREQ_25MHZ 0x00
1249 #define KSZ9567_OUT_CLK_CTRL_SYNCLKO_FREQ_125MHZ 0x01
1250 
1251 //In-Band Management Control register
1252 #define KSZ9567_IBA_CTRL_IBA_EN 0x80000000
1253 #define KSZ9567_IBA_CTRL_DEST_MAC_ADDR_MATCH_EN 0x40000000
1254 #define KSZ9567_IBA_CTRL_IBA_RESET 0x20000000
1255 #define KSZ9567_IBA_CTRL_RESP_PRIO_QUEUE 0x00C00000
1256 #define KSZ9567_IBA_CTRL_RESP_PRIO_QUEUE_DEFAULT 0x00400000
1257 #define KSZ9567_IBA_CTRL_IBA_COMM 0x00070000
1258 #define KSZ9567_IBA_CTRL_IBA_COMM_PORT1 0x00000000
1259 #define KSZ9567_IBA_CTRL_IBA_COMM_PORT2 0x00010000
1260 #define KSZ9567_IBA_CTRL_IBA_COMM_PORT3 0x00020000
1261 #define KSZ9567_IBA_CTRL_IBA_COMM_PORT4 0x00030000
1262 #define KSZ9567_IBA_CTRL_IBA_COMM_PORT5 0x00040000
1263 #define KSZ9567_IBA_CTRL_IBA_COMM_PORT6 0x00050000
1264 #define KSZ9567_IBA_CTRL_IBA_COMM_PORT7 0x00060000
1265 #define KSZ9567_IBA_CTRL_TPID 0x0000FFFF
1266 #define KSZ9567_IBA_CTRL_TPID_DEFAULT 0x000040FE
1267 
1268 //I/O Drive Strength register
1269 #define KSZ9567_IO_DRIVE_STRENGTH_HIGH_SPEED_DRIVE_STRENGTH 0x70
1270 #define KSZ9567_IO_DRIVE_STRENGTH_LOW_SPEED_DRIVE_STRENGTH 0x07
1271 
1272 //In-Band Management Operation Status 1 register
1273 #define KSZ9567_IBA_OP_STAT1_GOOD_PKT_DETECT 0x80000000
1274 #define KSZ9567_IBA_OP_STAT1_RESP_PKT_TX_DONE 0x40000000
1275 #define KSZ9567_IBA_OP_STAT1_EXEC_DONE 0x20000000
1276 #define KSZ9567_IBA_OP_STAT1_MAC_ADDR_MISMATCH_ERR 0x00004000
1277 #define KSZ9567_IBA_OP_STAT1_ACCESS_FORMAT_ERR 0x00002000
1278 #define KSZ9567_IBA_OP_STAT1_ACCESS_CODE_ERR 0x00001000
1279 #define KSZ9567_IBA_OP_STAT1_ACCESS_CMD_ERR 0x00000800
1280 #define KSZ9567_IBA_OP_STAT1_OVERSIZE_PKT_ERR 0x00000400
1281 #define KSZ9567_IBA_OP_STAT1_ACCESS_CODE_ERR_LOC 0x0000007F
1282 
1283 //LED Override register
1284 #define KSZ9567_LED_OVERRIDE_OVERRIDE 0x000003FF
1285 #define KSZ9567_LED_OVERRIDE_OVERRIDE_LED1_0 0x00000001
1286 #define KSZ9567_LED_OVERRIDE_OVERRIDE_LED1_1 0x00000002
1287 #define KSZ9567_LED_OVERRIDE_OVERRIDE_LED2_0 0x00000004
1288 #define KSZ9567_LED_OVERRIDE_OVERRIDE_LED2_1 0x00000008
1289 #define KSZ9567_LED_OVERRIDE_OVERRIDE_LED3_0 0x00000010
1290 #define KSZ9567_LED_OVERRIDE_OVERRIDE_LED3_1 0x00000020
1291 #define KSZ9567_LED_OVERRIDE_OVERRIDE_LED4_0 0x00000040
1292 #define KSZ9567_LED_OVERRIDE_OVERRIDE_LED4_1 0x00000080
1293 #define KSZ9567_LED_OVERRIDE_OVERRIDE_LED5_0 0x00000100
1294 #define KSZ9567_LED_OVERRIDE_OVERRIDE_LED5_1 0x00000200
1295 
1296 //LED Output register
1297 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL 0x000003FF
1298 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL_LED1_0 0x00000001
1299 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL_LED1_1 0x00000002
1300 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL_LED2_0 0x00000004
1301 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL_LED2_1 0x00000008
1302 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL_LED3_0 0x00000010
1303 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL_LED3_1 0x00000020
1304 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL_LED4_0 0x00000040
1305 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL_LED4_1 0x00000080
1306 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL_LED5_0 0x00000100
1307 #define KSZ9567_LED_OUTPUT_GPIO_OUT_CTRL_LED5_1 0x00000200
1308 
1309 //LED2_0/LED2_1 Source register
1310 #define KSZ9567_LED2_0_LED2_1_SRC_LED2_1_SRC 0x00000008
1311 #define KSZ9567_LED2_0_LED2_1_SRC_LED2_0_SRC 0x00000004
1312 
1313 //Power Down Control 0 register
1314 #define KSZ9567_PWR_DOWN_CTRL0_PLL_PWR_DOWN 0x20
1315 #define KSZ9567_PWR_DOWN_CTRL0_PWR_MGMT_MODE 0x18
1316 #define KSZ9567_PWR_DOWN_CTRL0_PWR_MGMT_MODE_NORMAL 0x00
1317 #define KSZ9567_PWR_DOWN_CTRL0_PWR_MGMT_MODE_EDPD 0x08
1318 #define KSZ9567_PWR_DOWN_CTRL0_PWR_MGMT_MODE_SOFT_PWR_DOWN 0x10
1319 
1320 //LED Strap-In register
1321 #define KSZ9567_LED_STRAP_IN_STRAP_IN 0x000003FF
1322 #define KSZ9567_LED_STRAP_IN_STRAP_IN_LED1_0 0x00000001
1323 #define KSZ9567_LED_STRAP_IN_STRAP_IN_LED1_1 0x00000002
1324 #define KSZ9567_LED_STRAP_IN_STRAP_IN_LED2_0 0x00000004
1325 #define KSZ9567_LED_STRAP_IN_STRAP_IN_LED2_1 0x00000008
1326 #define KSZ9567_LED_STRAP_IN_STRAP_IN_LED3_0 0x00000010
1327 #define KSZ9567_LED_STRAP_IN_STRAP_IN_LED3_1 0x00000020
1328 #define KSZ9567_LED_STRAP_IN_STRAP_IN_LED4_0 0x00000040
1329 #define KSZ9567_LED_STRAP_IN_STRAP_IN_LED4_1 0x00000080
1330 #define KSZ9567_LED_STRAP_IN_STRAP_IN_LED5_0 0x00000100
1331 #define KSZ9567_LED_STRAP_IN_STRAP_IN_LED5_1 0x00000200
1332 
1333 //Switch Operation register
1334 #define KSZ9567_SWITCH_OP_DOUBLE_TAG_EN 0x80
1335 #define KSZ9567_SWITCH_OP_SOFT_HARD_RESET 0x02
1336 #define KSZ9567_SWITCH_OP_START_SWITCH 0x01
1337 
1338 //Switch Maximum Transmit Unit register
1339 #define KSZ9567_SWITCH_MTU_MTU 0x3FFF
1340 #define KSZ9567_SWITCH_MTU_MTU_DEFAULT 0x07D0
1341 
1342 //Switch Lookup Engine Control 0 register
1343 #define KSZ9567_SWITCH_LUE_CTRL0_VLAN_EN 0x80
1344 #define KSZ9567_SWITCH_LUE_CTRL0_DROP_INVALID_VID 0x40
1345 #define KSZ9567_SWITCH_LUE_CTRL0_AGE_COUNT 0x38
1346 #define KSZ9567_SWITCH_LUE_CTRL0_AGE_COUNT_DEFAULT 0x20
1347 #define KSZ9567_SWITCH_LUE_CTRL0_RESERVED_MCAST_LOOKUP_EN 0x04
1348 #define KSZ9567_SWITCH_LUE_CTRL0_HASH_OPTION 0x03
1349 #define KSZ9567_SWITCH_LUE_CTRL0_HASH_OPTION_NONE 0x00
1350 #define KSZ9567_SWITCH_LUE_CTRL0_HASH_OPTION_CRC 0x01
1351 #define KSZ9567_SWITCH_LUE_CTRL0_HASH_OPTION_XOR 0x02
1352 
1353 //Switch Lookup Engine Control 1 register
1354 #define KSZ9567_SWITCH_LUE_CTRL1_UNICAST_LEARNING_DIS 0x80
1355 #define KSZ9567_SWITCH_LUE_CTRL1_SELF_ADDR_FILT 0x40
1356 #define KSZ9567_SWITCH_LUE_CTRL1_FLUSH_ALU_TABLE 0x20
1357 #define KSZ9567_SWITCH_LUE_CTRL1_FLUSH_MSTP_ENTRIES 0x10
1358 #define KSZ9567_SWITCH_LUE_CTRL1_MCAST_SRC_ADDR_FILT 0x08
1359 #define KSZ9567_SWITCH_LUE_CTRL1_AGING_EN 0x04
1360 #define KSZ9567_SWITCH_LUE_CTRL1_FAST_AGING 0x02
1361 #define KSZ9567_SWITCH_LUE_CTRL1_LINK_DOWN_FLUSH 0x01
1362 
1363 //Switch Lookup Engine Control 2 register
1364 #define KSZ9567_SWITCH_LUE_CTRL2_DOUBLE_TAG_MCAST_TRAP 0x40
1365 #define KSZ9567_SWITCH_LUE_CTRL2_DYNAMIC_ENTRY_EG_VLAN_FILT 0x20
1366 #define KSZ9567_SWITCH_LUE_CTRL2_STATIC_ENTRY_EG_VLAN_FILT 0x10
1367 #define KSZ9567_SWITCH_LUE_CTRL2_FLUSH_OPTION 0x0C
1368 #define KSZ9567_SWITCH_LUE_CTRL2_FLUSH_OPTION_NONE 0x00
1369 #define KSZ9567_SWITCH_LUE_CTRL2_FLUSH_OPTION_DYNAMIC 0x04
1370 #define KSZ9567_SWITCH_LUE_CTRL2_FLUSH_OPTION_STATIC 0x08
1371 #define KSZ9567_SWITCH_LUE_CTRL2_FLUSH_OPTION_BOTH 0x0C
1372 #define KSZ9567_SWITCH_LUE_CTRL2_MAC_ADDR_PRIORITY 0x03
1373 
1374 //Switch Lookup Engine Control 3 register
1375 #define KSZ9567_SWITCH_LUE_CTRL3_AGE_PERIOD 0xFF
1376 #define KSZ9567_SWITCH_LUE_CTRL3_AGE_PERIOD_DEFAULT 0x4B
1377 
1378 //Address Lookup Table Interrupt register
1379 #define KSZ9567_ALU_TABLE_INT_LEARN_FAIL 0x04
1380 #define KSZ9567_ALU_TABLE_INT_ALMOST_FULL 0x02
1381 #define KSZ9567_ALU_TABLE_INT_WRITE_FAIL 0x01
1382 
1383 //Address Lookup Table Mask register
1384 #define KSZ9567_ALU_TABLE_MASK_LEARN_FAIL 0x04
1385 #define KSZ9567_ALU_TABLE_MASK_ALMOST_FULL 0x02
1386 #define KSZ9567_ALU_TABLE_MASK_WRITE_FAIL 0x01
1387 
1388 //Address Lookup Table Entry Index 0 register
1389 #define KSZ9567_ALU_TABLE_ENTRY_INDEX0_ALMOST_FULL_ENTRY_INDEX 0x0FFF
1390 #define KSZ9567_ALU_TABLE_ENTRY_INDEX0_FAIL_WRITE_INDEX 0x03FF
1391 
1392 //Address Lookup Table Entry Index 1 register
1393 #define KSZ9567_ALU_TABLE_ENTRY_INDEX1_FAIL_LEARN_INDEX 0x03FF
1394 
1395 //Address Lookup Table Entry Index 2 register
1396 #define KSZ9567_ALU_TABLE_ENTRY_INDEX2_CPU_ACCESS_INDEX 0x03FF
1397 
1398 //Unknown Unicast Control register
1399 #define KSZ9567_UNKNOWN_UNICAST_CTRL_FWD 0x80000000
1400 #define KSZ9567_UNKNOWN_UNICAST_CTRL_FWD_MAP 0x0000007F
1401 #define KSZ9567_UNKNOWN_UNICAST_CTRL_FWD_MAP_PORT1 0x00000001
1402 #define KSZ9567_UNKNOWN_UNICAST_CTRL_FWD_MAP_PORT2 0x00000002
1403 #define KSZ9567_UNKNOWN_UNICAST_CTRL_FWD_MAP_PORT3 0x00000004
1404 #define KSZ9567_UNKNOWN_UNICAST_CTRL_FWD_MAP_PORT4 0x00000008
1405 #define KSZ9567_UNKNOWN_UNICAST_CTRL_FWD_MAP_PORT5 0x00000010
1406 #define KSZ9567_UNKNOWN_UNICAST_CTRL_FWD_MAP_PORT6 0x00000020
1407 #define KSZ9567_UNKNOWN_UNICAST_CTRL_FWD_MAP_PORT7 0x00000040
1408 #define KSZ9567_UNKNOWN_UNICAST_CTRL_FWD_MAP_ALL 0x0000007F
1409 
1410 //Unknown Multicast Control register
1411 #define KSZ9567_UNKONWN_MULTICAST_CTRL_FWD 0x80000000
1412 #define KSZ9567_UNKONWN_MULTICAST_CTRL_FWD_MAP 0x0000007F
1413 #define KSZ9567_UNKONWN_MULTICAST_CTRL_FWD_MAP_PORT1 0x00000001
1414 #define KSZ9567_UNKONWN_MULTICAST_CTRL_FWD_MAP_PORT2 0x00000002
1415 #define KSZ9567_UNKONWN_MULTICAST_CTRL_FWD_MAP_PORT3 0x00000004
1416 #define KSZ9567_UNKONWN_MULTICAST_CTRL_FWD_MAP_PORT4 0x00000008
1417 #define KSZ9567_UNKONWN_MULTICAST_CTRL_FWD_MAP_PORT5 0x00000010
1418 #define KSZ9567_UNKONWN_MULTICAST_CTRL_FWD_MAP_PORT6 0x00000020
1419 #define KSZ9567_UNKONWN_MULTICAST_CTRL_FWD_MAP_PORT7 0x00000040
1420 #define KSZ9567_UNKONWN_MULTICAST_CTRL_FWD_MAP_ALL 0x0000007F
1421 
1422 //Unknown VLAN ID Control register
1423 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL_FWD 0x80000000
1424 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL_FWD_MAP 0x0000007F
1425 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL_FWD_MAP_PORT1 0x00000001
1426 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL_FWD_MAP_PORT2 0x00000002
1427 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL_FWD_MAP_PORT3 0x00000004
1428 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL_FWD_MAP_PORT4 0x00000008
1429 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL_FWD_MAP_PORT5 0x00000010
1430 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL_FWD_MAP_PORT6 0x00000020
1431 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL_FWD_MAP_PORT7 0x00000040
1432 #define KSZ9567_UNKNOWN_VLAN_ID_CTRL_FWD_MAP_ALL 0x0000007F
1433 
1434 //Switch MAC Control 0 register
1435 #define KSZ9567_SWITCH_MAC_CTRL0_ALT_BACK_OFF_MODE 0x80
1436 #define KSZ9567_SWITCH_MAC_CTRL0_FRAME_LEN_CHECK_EN 0x08
1437 #define KSZ9567_SWITCH_MAC_CTRL0_FLOW_CTRL_PKT_DROP_MODE 0x02
1438 #define KSZ9567_SWITCH_MAC_CTRL0_AGGRESSIVE_BACK_OFF_EN 0x01
1439 
1440 //Switch MAC Control 1 register
1441 #define KSZ9567_SWITCH_MAC_CTRL1_MCAST_STORM_PROTECT_DIS 0x40
1442 #define KSZ9567_SWITCH_MAC_CTRL1_BACK_PRESSURE_MODE 0x20
1443 #define KSZ9567_SWITCH_MAC_CTRL1_FLOW_CTRL_FAIR_MODE 0x10
1444 #define KSZ9567_SWITCH_MAC_CTRL1_NO_EXCESSIVE_COL_DROP 0x08
1445 #define KSZ9567_SWITCH_MAC_CTRL1_JUMBO_PKT_SUPPORT 0x04
1446 #define KSZ9567_SWITCH_MAC_CTRL1_MAX_PKT_SIZE_CHECK_DIS 0x02
1447 #define KSZ9567_SWITCH_MAC_CTRL1_PASS_SHORT_PKT 0x01
1448 
1449 //Switch MAC Control 2 register
1450 #define KSZ9567_SWITCH_MAC_CTRL2_NULL_VID_REPLACEMENT 0x08
1451 #define KSZ9567_SWITCH_MAC_CTRL2_BCAST_STORM_PROTECT_RATE_MSB 0x07
1452 
1453 //Switch MAC Control 3 register
1454 #define KSZ9567_SWITCH_MAC_CTRL3_BCAST_STORM_PROTECT_RATE_LSB 0xFF
1455 
1456 //Switch MAC Control 4 register
1457 #define KSZ9567_SWITCH_MAC_CTRL4_PASS_FLOW_CTRL_PKT 0x01
1458 
1459 //Switch MAC Control 5 register
1460 #define KSZ9567_SWITCH_MAC_CTRL5_IG_RATE_LIMIT_PERIOD 0x30
1461 #define KSZ9567_SWITCH_MAC_CTRL5_IG_RATE_LIMIT_PERIOD_16MS 0x00
1462 #define KSZ9567_SWITCH_MAC_CTRL5_IG_RATE_LIMIT_PERIOD_64MS 0x10
1463 #define KSZ9567_SWITCH_MAC_CTRL5_IG_RATE_LIMIT_PERIOD_256MS 0x20
1464 #define KSZ9567_SWITCH_MAC_CTRL5_QUEUE_BASED_EG_RATE_LIMITE_EN 0x08
1465 
1466 //Switch MIB Control register
1467 #define KSZ9567_SWITCH_MIB_CTRL_FLUSH 0x80
1468 #define KSZ9567_SWITCH_MIB_CTRL_FREEZE 0x40
1469 
1470 //Global Port Mirroring and Snooping Control register
1471 #define KSZ9567_GLOBAL_PORT_MIRROR_SNOOP_CTRL_IGMP_SNOOP_EN 0x40
1472 #define KSZ9567_GLOBAL_PORT_MIRROR_SNOOP_CTRL_MLD_SNOOP_OPT 0x08
1473 #define KSZ9567_GLOBAL_PORT_MIRROR_SNOOP_CTRL_MLD_SNOOP_EN 0x04
1474 #define KSZ9567_GLOBAL_PORT_MIRROR_SNOOP_CTRL_SNIFF_MODE_SEL 0x01
1475 
1476 //WRED DiffServ Color Mapping register
1477 #define KSZ9567_WRED_DIFFSERV_COLOR_MAPPING_RED 0x30
1478 #define KSZ9567_WRED_DIFFSERV_COLOR_MAPPING_YELLOW 0x0C
1479 #define KSZ9567_WRED_DIFFSERV_COLOR_MAPPING_GREEN 0x03
1480 
1481 //PTP Event Message Priority register
1482 #define KSZ9567_PTP_EVENT_MSG_PRIO_OVERRIDE 0x80
1483 #define KSZ9567_PTP_EVENT_MSG_PRIO_PRIORITY 0x0F
1484 
1485 //PTP Non-Event Message Priority register
1486 #define KSZ9567_PTP_NON_EVENT_MSG_PRIO_OVERRIDE 0x80
1487 #define KSZ9567_PTP_NON_EVENT_MSG_PRIO_PRIORITY 0x0F
1488 
1489 //Queue Management Control 0 register
1490 #define KSZ9567_QUEUE_MGMT_CTRL0_PRIORITY_2Q 0x000000C0
1491 #define KSZ9567_QUEUE_MGMT_CTRL0_UNICAST_PORT_VLAN_DISCARD 0x00000002
1492 
1493 //VLAN Table Entry 0 register
1494 #define KSZ9567_VLAN_TABLE_ENTRY0_VALID 0x80000000
1495 #define KSZ9567_VLAN_TABLE_ENTRY0_FORWARD_OPTION 0x08000000
1496 #define KSZ9567_VLAN_TABLE_ENTRY0_PRIORITY 0x07000000
1497 #define KSZ9567_VLAN_TABLE_ENTRY0_MSTP_INDEX 0x00007000
1498 #define KSZ9567_VLAN_TABLE_ENTRY0_FID 0x0000007F
1499 
1500 //VLAN Table Entry 1 register
1501 #define KSZ9567_VLAN_TABLE_ENTRY1_PORT_UNTAG 0x0000007F
1502 #define KSZ9567_VLAN_TABLE_ENTRY1_PORT7_UNTAG 0x00000040
1503 #define KSZ9567_VLAN_TABLE_ENTRY1_PORT6_UNTAG 0x00000020
1504 #define KSZ9567_VLAN_TABLE_ENTRY1_PORT5_UNTAG 0x00000010
1505 #define KSZ9567_VLAN_TABLE_ENTRY1_PORT4_UNTAG 0x00000008
1506 #define KSZ9567_VLAN_TABLE_ENTRY1_PORT3_UNTAG 0x00000004
1507 #define KSZ9567_VLAN_TABLE_ENTRY1_PORT2_UNTAG 0x00000002
1508 #define KSZ9567_VLAN_TABLE_ENTRY1_PORT1_UNTAG 0x00000001
1509 
1510 //VLAN Table Entry 2 register
1511 #define KSZ9567_VLAN_TABLE_ENTRY2_PORT_FORWARD 0x0000007F
1512 #define KSZ9567_VLAN_TABLE_ENTRY2_PORT7_FORWARD 0x00000040
1513 #define KSZ9567_VLAN_TABLE_ENTRY2_PORT6_FORWARD 0x00000020
1514 #define KSZ9567_VLAN_TABLE_ENTRY2_PORT5_FORWARD 0x00000010
1515 #define KSZ9567_VLAN_TABLE_ENTRY2_PORT4_FORWARD 0x00000008
1516 #define KSZ9567_VLAN_TABLE_ENTRY2_PORT3_FORWARD 0x00000004
1517 #define KSZ9567_VLAN_TABLE_ENTRY2_PORT2_FORWARD 0x00000002
1518 #define KSZ9567_VLAN_TABLE_ENTRY2_PORT1_FORWARD 0x00000001
1519 
1520 //VLAN Table Index register
1521 #define KSZ9567_VLAN_TABLE_INDEX_VLAN_INDEX 0x0FFF
1522 
1523 //VLAN Table Access Control register
1524 #define KSZ9567_VLAN_TABLE_ACCESS_CTRL_START_FINISH 0x80
1525 #define KSZ9567_VLAN_TABLE_ACCESS_CTRL_ACTION 0x03
1526 #define KSZ9567_VLAN_TABLE_ACCESS_CTRL_ACTION_NOP 0x00
1527 #define KSZ9567_VLAN_TABLE_ACCESS_CTRL_ACTION_WRITE 0x01
1528 #define KSZ9567_VLAN_TABLE_ACCESS_CTRL_ACTION_READ 0x02
1529 #define KSZ9567_VLAN_TABLE_ACCESS_CTRL_ACTION_CLEAR 0x03
1530 
1531 //ALU Table Index 0 register
1532 #define KSZ9567_ALU_TABLE_INDEX0_FID_INDEX 0x007F0000
1533 #define KSZ9567_ALU_TABLE_INDEX0_MAC_INDEX_MSB 0x0000FFFF
1534 
1535 //ALU Table Index 1 register
1536 #define KSZ9567_ALU_TABLE_INDEX1_MAC_INDEX_LSB 0xFFFFFFFF
1537 
1538 //ALU Table Access Control register
1539 #define KSZ9567_ALU_TABLE_CTRL_VALID_COUNT 0x3FFF0000
1540 #define KSZ9567_ALU_TABLE_CTRL_START_FINISH 0x00000080
1541 #define KSZ9567_ALU_TABLE_CTRL_VALID 0x00000040
1542 #define KSZ9567_ALU_TABLE_CTRL_VALID_ENTRY_OR_SEARCH_END 0x00000020
1543 #define KSZ9567_ALU_TABLE_CTRL_DIRECT 0x00000004
1544 #define KSZ9567_ALU_TABLE_CTRL_ACTION 0x00000003
1545 #define KSZ9567_ALU_TABLE_CTRL_ACTION_NOP 0x00000000
1546 #define KSZ9567_ALU_TABLE_CTRL_ACTION_WRITE 0x00000001
1547 #define KSZ9567_ALU_TABLE_CTRL_ACTION_READ 0x00000002
1548 #define KSZ9567_ALU_TABLE_CTRL_ACTION_SEARCH 0x00000003
1549 
1550 //Static Address and Reserved Multicast Table Control register
1551 #define KSZ9567_STATIC_MCAST_TABLE_CTRL_TABLE_INDEX 0x003F0000
1552 #define KSZ9567_STATIC_MCAST_TABLE_CTRL_START_FINISH 0x00000080
1553 #define KSZ9567_STATIC_MCAST_TABLE_CTRL_TABLE_SELECT 0x00000002
1554 #define KSZ9567_STATIC_MCAST_TABLE_CTRL_ACTION 0x00000001
1555 #define KSZ9567_STATIC_MCAST_TABLE_CTRL_ACTION_READ 0x00000000
1556 #define KSZ9567_STATIC_MCAST_TABLE_CTRL_ACTION_WRITE 0x00000001
1557 
1558 //ALU Table Entry 1 register
1559 #define KSZ9567_ALU_TABLE_ENTRY1_STATIC 0x80000000
1560 #define KSZ9567_ALU_TABLE_ENTRY1_SRC_FILTER 0x40000000
1561 #define KSZ9567_ALU_TABLE_ENTRY1_DES_FILTER 0x20000000
1562 #define KSZ9567_ALU_TABLE_ENTRY1_PRIORITY 0x1C000000
1563 #define KSZ9567_ALU_TABLE_ENTRY1_AGE_COUNT 0x1C000000
1564 #define KSZ9567_ALU_TABLE_ENTRY1_MSTP 0x00000007
1565 
1566 //ALU Table Entry 2 register
1567 #define KSZ9567_ALU_TABLE_ENTRY2_OVERRIDE 0x80000000
1568 #define KSZ9567_ALU_TABLE_ENTRY2_PORT_FORWARD 0x0000007F
1569 #define KSZ9567_ALU_TABLE_ENTRY2_PORT7_FORWARD 0x00000040
1570 #define KSZ9567_ALU_TABLE_ENTRY2_PORT6_FORWARD 0x00000020
1571 #define KSZ9567_ALU_TABLE_ENTRY2_PORT5_FORWARD 0x00000010
1572 #define KSZ9567_ALU_TABLE_ENTRY2_PORT4_FORWARD 0x00000008
1573 #define KSZ9567_ALU_TABLE_ENTRY2_PORT3_FORWARD 0x00000004
1574 #define KSZ9567_ALU_TABLE_ENTRY2_PORT2_FORWARD 0x00000002
1575 #define KSZ9567_ALU_TABLE_ENTRY2_PORT1_FORWARD 0x00000001
1576 
1577 //ALU Table Entry 3 register
1578 #define KSZ9567_ALU_TABLE_ENTRY3_FID 0x007F0000
1579 #define KSZ9567_ALU_TABLE_ENTRY3_MAC_ADDR_MSB 0x0000FFFF
1580 
1581 //ALU Table Entry 4 register
1582 #define KSZ9567_ALU_TABLE_ENTRY4_MAC_ADDR_LSB 0xFFFFFFFF
1583 
1584 //Static Address Table Entry 1 register
1585 #define KSZ9567_STATIC_TABLE_ENTRY1_VALID 0x80000000
1586 #define KSZ9567_STATIC_TABLE_ENTRY1_SRC_FILTER 0x40000000
1587 #define KSZ9567_STATIC_TABLE_ENTRY1_DES_FILTER 0x20000000
1588 #define KSZ9567_STATIC_TABLE_ENTRY1_PRIORITY 0x1C000000
1589 #define KSZ9567_STATIC_TABLE_ENTRY1_MSTP 0x00000007
1590 
1591 //Static Address Table Entry 2 register
1592 #define KSZ9567_STATIC_TABLE_ENTRY2_OVERRIDE 0x80000000
1593 #define KSZ9567_STATIC_TABLE_ENTRY2_USE_FID 0x40000000
1594 #define KSZ9567_STATIC_TABLE_ENTRY2_PORT_FORWARD 0x0000007F
1595 #define KSZ9567_STATIC_TABLE_ENTRY2_PORT7_FORWARD 0x00000040
1596 #define KSZ9567_STATIC_TABLE_ENTRY2_PORT6_FORWARD 0x00000020
1597 #define KSZ9567_STATIC_TABLE_ENTRY2_PORT5_FORWARD 0x00000010
1598 #define KSZ9567_STATIC_TABLE_ENTRY2_PORT4_FORWARD 0x00000008
1599 #define KSZ9567_STATIC_TABLE_ENTRY2_PORT3_FORWARD 0x00000004
1600 #define KSZ9567_STATIC_TABLE_ENTRY2_PORT2_FORWARD 0x00000002
1601 #define KSZ9567_STATIC_TABLE_ENTRY2_PORT1_FORWARD 0x00000001
1602 
1603 //Static Address Table Entry 3 register
1604 #define KSZ9567_STATIC_TABLE_ENTRY3_FID 0x007F0000
1605 #define KSZ9567_STATIC_TABLE_ENTRY3_MAC_ADDR_MSB 0x0000FFFF
1606 
1607 //Static Address Table Entry 4 register
1608 #define KSZ9567_STATIC_TABLE_ENTRY4_MAC_ADDR_LSB 0xFFFFFFFF
1609 
1610 //Reserved Multicast Table Entry 2 register
1611 #define KSZ9567_RES_MCAST_TABLE_ENTRY2_PORT_FORWARD 0x0000007F
1612 #define KSZ9567_RES_MCAST_TABLE_ENTRY2_PORT7_FORWARD 0x00000040
1613 #define KSZ9567_RES_MCAST_TABLE_ENTRY2_PORT6_FORWARD 0x00000020
1614 #define KSZ9567_RES_MCAST_TABLE_ENTRY2_PORT5_FORWARD 0x00000010
1615 #define KSZ9567_RES_MCAST_TABLE_ENTRY2_PORT4_FORWARD 0x00000008
1616 #define KSZ9567_RES_MCAST_TABLE_ENTRY2_PORT3_FORWARD 0x00000004
1617 #define KSZ9567_RES_MCAST_TABLE_ENTRY2_PORT2_FORWARD 0x00000002
1618 #define KSZ9567_RES_MCAST_TABLE_ENTRY2_PORT1_FORWARD 0x00000001
1619 
1620 //Global PTP Clock Control register
1621 #define KSZ9567_GLOBAL_PTP_CLK_CTRL_SW_FREQ_ADJ_DIS 0x8000
1622 #define KSZ9567_GLOBAL_PTP_CLK_CTRL_PTP_CLK_STEP_ADJ 0x0040
1623 #define KSZ9567_GLOBAL_PTP_CLK_CTRL_PTP_STEP_DIR 0x0020
1624 #define KSZ9567_GLOBAL_PTP_CLK_CTRL_PTP_CLK_READ 0x0010
1625 #define KSZ9567_GLOBAL_PTP_CLK_CTRL_PTP_CLK_LOAD 0x0008
1626 #define KSZ9567_GLOBAL_PTP_CLK_CTRL_PTP_CLK_CONTINUOUS_ADJ 0x0004
1627 #define KSZ9567_GLOBAL_PTP_CLK_CTRL_PTP_CLK_EN 0x0002
1628 #define KSZ9567_GLOBAL_PTP_CLK_CTRL_PTP_CLK_RESET 0x0001
1629 
1630 //Global PTP RTC Clock Phase register
1631 #define KSZ9567_GLOBAL_PTP_RTC_CLK_PHASE_PTP_RTC_8NS_PHASE 0x0007
1632 
1633 //Global PTP Clock Sub-Nanosecond Rate High Word register
1634 #define KSZ9567_GLOBAL_PTP_CLK_SUB_NS_RATE_H_PTP_RATE_DIR 0x8000
1635 #define KSZ9567_GLOBAL_PTP_CLK_SUB_NS_RATE_H_PTP_TEMP_ADJ_MODE 0x4000
1636 #define KSZ9567_GLOBAL_PTP_CLK_SUB_NS_RATE_H_PTP_RTC_SUB_NS_29_16 0x3FFF
1637 
1638 //Global PTP Clock Sub-Nanosecond Rate Low Word register
1639 #define KSZ9567_GLOBAL_PTP_CLK_SUB_NS_RATE_L_PTP_RTC_SUB_NS_15_0 0xFFFF
1640 
1641 //Global PTP Message Config 1 register
1642 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1_IEEE_1588_PTP_MODE 0x0040
1643 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1_ETH_PTP_DETECT 0x0020
1644 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1_IPV4_UDP_PTP_DETECT 0x0010
1645 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1_IPV6_UDP_PTP_DETECT 0x0008
1646 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1_E2E_CLK_MODE 0x0000
1647 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1_P2P_CLK_MODE 0x0004
1648 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1_SLAVE_OC_CLK_MODE 0x0000
1649 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1_MASTER_OC_CLK_MODE 0x0002
1650 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1_TWO_STEP_CLK_MODE 0x0000
1651 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG1_ONE_STEP_CLK_MODE 0x0001
1652 
1653 //Global PTP Message Config 2 register
1654 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG2_UNICAST_PTP_EN 0x1000
1655 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG2_ALT_MASTER_EN 0x0800
1656 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG2_PTP_MSG_PRIO_TX_QUEUE 0x0400
1657 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG2_CHECK_SYNC_FOLLOW_UP 0x0200
1658 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG2_CHECK_DELAY_REQ_RESP 0x0100
1659 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG2_CHECK_PDELAY_REQ_RESP 0x0080
1660 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG2_DROP_SYNC_FOLLOW_UP_DELAY_REQ 0x0020
1661 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG2_CHECK_DOMAIN 0x0010
1662 #define KSZ9567_GLOBAL_PTP_MSG_CONFIG2_IPV4_UDP_CHECKSUM_EN 0x0004
1663 
1664 //Global PTP Domain and Version register
1665 #define KSZ9567_GLOBAL_PTP_DOMAIN_VERSION_PTP_VERSION 0x0F00
1666 #define KSZ9567_GLOBAL_PTP_DOMAIN_VERSION_PTP_DOMAIN 0x00FF
1667 
1668 //Global PTP Unit Index register
1669 #define KSZ9567_GLOBAL_PTP_UNIT_INDEX_TS_PTR_INDEX 0x00000100
1670 #define KSZ9567_GLOBAL_PTP_UNIT_INDEX_TS_PTR_INDEX_UNIT0 0x00000000
1671 #define KSZ9567_GLOBAL_PTP_UNIT_INDEX_TS_PTR_INDEX_UNIT1 0x00000100
1672 #define KSZ9567_GLOBAL_PTP_UNIT_INDEX_TRIGGER_PTR_INDEX 0x00000003
1673 #define KSZ9567_GLOBAL_PTP_UNIT_INDEX_TRIGGER_PTR_INDEX_UNIT0 0x00000000
1674 #define KSZ9567_GLOBAL_PTP_UNIT_INDEX_TRIGGER_PTR_INDEX_UNIT1 0x00000001
1675 #define KSZ9567_GLOBAL_PTP_UNIT_INDEX_TRIGGER_PTR_INDEX_UNIT2 0x00000002
1676 
1677 //GPIO Status Monitor 0 register
1678 #define KSZ9567_GPIO_STATUS_MONITOR0_TRIGGER_ERROR 0x00070000
1679 #define KSZ9567_GPIO_STATUS_MONITOR0_TRIGGER_DONE 0x00000007
1680 
1681 //GPIO Status Monitor 1 register
1682 #define KSZ9567_GPIO_STATUS_MONITOR1_TRIGGER_INT_STATUS 0x00070000
1683 #define KSZ9567_GPIO_STATUS_MONITOR1_TS_INT_STATUS 0x00000003
1684 
1685 //Timestamp Control and Status register
1686 #define KSZ9567_TS_CTRL_STAT_GPIO_OUT_SEL 0x00000100
1687 #define KSZ9567_TS_CTRL_STAT_GPIO_IN 0x00000080
1688 #define KSZ9567_TS_CTRL_STAT_GPIO_OEN 0x00000040
1689 #define KSZ9567_TS_CTRL_STAT_TS_INT_ENB 0x00000020
1690 #define KSZ9567_TS_CTRL_STAT_TRIGGER_ACTIVE 0x00000010
1691 #define KSZ9567_TS_CTRL_STAT_TRIGGER_EN 0x00000008
1692 #define KSZ9567_TS_CTRL_STAT_TRIGGER_SW_RESET 0x00000004
1693 #define KSZ9567_TS_CTRL_STAT_TS_ENB 0x00000002
1694 #define KSZ9567_TS_CTRL_STAT_TS_SW_RESET 0x00000001
1695 
1696 //Trigger Output Unit Target Time Nanosecond register
1697 #define KSZ9567_TOU_TARGET_TIME_NS_TRIGGER_TARGET_TIME_NS 0x3FFFFFFF
1698 
1699 //Trigger Output Unit Target Time Second register
1700 #define KSZ9567_TOU_TARGET_TIME_S_TRIGGER_TARGET_TIME_S 0xFFFFFFFF
1701 
1702 //Trigger Output Unit Control 1 register
1703 #define KSZ9567_TOU_CTRL1_CASCADE_MODE_ENB 0x80000000
1704 #define KSZ9567_TOU_CTRL1_CASCADE_MODE_TAIL 0x40000000
1705 #define KSZ9567_TOU_CTRL1_CASCADE_MODE_DONE 0x0C000000
1706 #define KSZ9567_TOU_CTRL1_TRIGGER_NOW 0x02000000
1707 #define KSZ9567_TOU_CTRL1_TRIGGER_NOTIFY 0x01000000
1708 #define KSZ9567_TOU_CTRL1_TRIGGER_EDGE 0x00800000
1709 #define KSZ9567_TOU_CTRL1_TRIGGER_PATTERN 0x00700000
1710 #define KSZ9567_TOU_CTRL1_TRIGGER_PATTERN_NEG_EDGE 0x00000000
1711 #define KSZ9567_TOU_CTRL1_TRIGGER_PATTERN_POS_EDGE 0x00100000
1712 #define KSZ9567_TOU_CTRL1_TRIGGER_PATTERN_NEG_PULSE 0x00200000
1713 #define KSZ9567_TOU_CTRL1_TRIGGER_PATTERN_POS_PULSE 0x00300000
1714 #define KSZ9567_TOU_CTRL1_TRIGGER_PATTERN_NEG_CYCLE 0x00400000
1715 #define KSZ9567_TOU_CTRL1_TRIGGER_PATTERN_POS_CYCLE 0x00500000
1716 #define KSZ9567_TOU_CTRL1_TRIGGER_PATTERN_REG_OUTPUT 0x00600000
1717 #define KSZ9567_TOU_CTRL1_TRIGGER_GPIO 0x00010000
1718 #define KSZ9567_TOU_CTRL1_TRIGGER_GPIO_1 0x00000000
1719 #define KSZ9567_TOU_CTRL1_TRIGGER_GPIO_2 0x00010000
1720 #define KSZ9567_TOU_CTRL1_TRIGGER_PATTERN_ITERATION 0x0000FFFF
1721 
1722 //Trigger Output Unit Control 2 register
1723 #define KSZ9567_TOU_CTRL2_TRIGGER_CYCLE_WIDTH 0xFFFFFFFF
1724 
1725 //Trigger Output Unit Control 3 register
1726 #define KSZ9567_TOU_CTRL3_TRIGGER_CYCLE 0xFFFF0000
1727 #define KSZ9567_TOU_CTRL3_TRIGGER_BIT_PATTERN 0x0000FFFF
1728 
1729 //Trigger Output Unit Control 4 register
1730 #define KSZ9567_TOU_CTRL4_CASCADE_INTERATION_CYCLE_TIME 0xFFFFFFFF
1731 
1732 //Trigger Output Unit Control 5 register
1733 #define KSZ9567_TOU_CTRL5_PPS_PULSE_WIDTH 0x00FF0000
1734 #define KSZ9567_TOU_CTRL5_TRIGGER_PULSE_WIDTH 0x0000FFFF
1735 
1736 //Timestamp Status and Control register
1737 #define KSZ9567_TS_STAT_CTRL_TS_EVENT_DET_CNT 0x001E0000
1738 #define KSZ9567_TS_STAT_CTRL_TS_DET_EVENT_CNT_OVERFLOW 0x00010000
1739 #define KSZ9567_TS_STAT_CTRL_TS_RISING_EDGE_ENB 0x00000080
1740 #define KSZ9567_TS_STAT_CTRL_TS_FALLING_EDGE_ENB 0x00000040
1741 #define KSZ9567_TS_STAT_CTRL_TS_CASCADE_MODE_TAIL 0x00000020
1742 #define KSZ9567_TS_STAT_CTRL_TS_UPSTREAM_CASCADE_MODE_SEL 0x00000002
1743 #define KSZ9567_TS_STAT_CTRL_TS_CASCADE_MODE_ENB 0x00000001
1744 
1745 //Timestamp 1st Sample Time Nanoseconds register
1746 #define KSZ9567_TS_SAMPLE1_TIME_NS_TS_SAMPLE_EDGE_1ST 0x40000000
1747 #define KSZ9567_TS_SAMPLE1_TIME_NS_TS_SAMPLE_TIME_NS_1ST 0x3FFFFFFF
1748 
1749 //Timestamp 1st Sample Time Seconds register
1750 #define KSZ9567_TS_SAMPLE1_TIME_S_TS_SAMPLE_TIME_S_1ST 0xFFFFFFFF
1751 
1752 //Timestamp 1st Sample Time Phase register
1753 #define KSZ9567_TS_SAMPLE1_TIME_PHASE_TS_SAMPLE_TIME_SUB_8NS_1ST 0x00000007
1754 
1755 //Timestamp 2nd Sample Time Nanoseconds register
1756 #define KSZ9567_TS_SAMPLE2_TIME_NS_TS_SAMPLE_EDGE_2ND 0x40000000
1757 #define KSZ9567_TS_SAMPLE2_TIME_NS_TS_SAMPLE_TIME_NS_2ND 0x3FFFFFFF
1758 
1759 //Timestamp 2nd Sample Time Seconds register
1760 #define KSZ9567_TS_SAMPLE2_TIME_S_TS_SAMPLE_TIME_S_2ND 0xFFFFFFFF
1761 
1762 //Timestamp 2nd Sample Time Phase register
1763 #define KSZ9567_TS_SAMPLE2_TIME_PHASE_TS_SAMPLE_TIME_SUB_8NS_2ND 0x00000007
1764 
1765 //Timestamp 3rd Sample Time Nanoseconds register
1766 #define KSZ9567_TS_SAMPLE3_TIME_NS_TS_SAMPLE_EDGE_3RD 0x40000000
1767 #define KSZ9567_TS_SAMPLE3_TIME_NS_TS_SAMPLE_TIME_NS_3RD 0x3FFFFFFF
1768 
1769 //Timestamp 3rd Sample Time Seconds register
1770 #define KSZ9567_TS_SAMPLE3_TIME_S_TS_SAMPLE_TIME_S_3RD 0xFFFFFFFF
1771 
1772 //Timestamp 3rd Sample Time Phase register
1773 #define KSZ9567_TS_SAMPLE3_TIME_PHASE_TS_SAMPLE_TIME_SUB_8NS_3RD 0x00000007
1774 
1775 //Timestamp 4th Sample Time Nanoseconds register
1776 #define KSZ9567_TS_SAMPLE4_TIME_NS_TS_SAMPLE_EDGE_4TH 0x40000000
1777 #define KSZ9567_TS_SAMPLE4_TIME_NS_TS_SAMPLE_TIME_NS_4TH 0x3FFFFFFF
1778 
1779 //Timestamp 4th Sample Time Seconds register
1780 #define KSZ9567_TS_SAMPLE4_TIME_S_TS_SAMPLE_TIME_S_4TH 0xFFFFFFFF
1781 
1782 //Timestamp 4th Sample Time Phase register
1783 #define KSZ9567_TS_SAMPLE4_TIME_PHASE_TS_SAMPLE_TIME_SUB_8NS_4TH 0x00000007
1784 
1785 //Timestamp 5th Sample Time Nanoseconds register
1786 #define KSZ9567_TS_SAMPLE5_TIME_NS_TS_SAMPLE_EDGE_5TH 0x40000000
1787 #define KSZ9567_TS_SAMPLE5_TIME_NS_TS_SAMPLE_TIME_NS_5TH 0x3FFFFFFF
1788 
1789 //Timestamp 5th Sample Time Seconds register
1790 #define KSZ9567_TS_SAMPLE5_TIME_S_TS_SAMPLE_TIME_S_5TH 0xFFFFFFFF
1791 
1792 //Timestamp 5th Sample Time Phase register
1793 #define KSZ9567_TS_SAMPLE5_TIME_PHASE_TS_SAMPLE_TIME_SUB_8NS_5TH 0x00000007
1794 
1795 //Timestamp 6th Sample Time Nanoseconds register
1796 #define KSZ9567_TS_SAMPLE6_TIME_NS_TS_SAMPLE_EDGE_6TH 0x40000000
1797 #define KSZ9567_TS_SAMPLE6_TIME_NS_TS_SAMPLE_TIME_NS_6TH 0x3FFFFFFF
1798 
1799 //Timestamp 6th Sample Time Seconds register
1800 #define KSZ9567_TS_SAMPLE6_TIME_S_TS_SAMPLE_TIME_S_6TH 0xFFFFFFFF
1801 
1802 //Timestamp 6th Sample Time Phase register
1803 #define KSZ9567_TS_SAMPLE6_TIME_PHASE_TS_SAMPLE_TIME_SUB_8NS_6TH 0x00000007
1804 
1805 //Timestamp 7th Sample Time Nanoseconds register
1806 #define KSZ9567_TS_SAMPLE7_TIME_NS_TS_SAMPLE_EDGE_7TH 0x40000000
1807 #define KSZ9567_TS_SAMPLE7_TIME_NS_TS_SAMPLE_TIME_NS_7TH 0x3FFFFFFF
1808 
1809 //Timestamp 7th Sample Time Seconds register
1810 #define KSZ9567_TS_SAMPLE7_TIME_S_TS_SAMPLE_TIME_S_7TH 0xFFFFFFFF
1811 
1812 //Timestamp 7th Sample Time Phase register
1813 #define KSZ9567_TS_SAMPLE7_TIME_PHASE_TS_SAMPLE_TIME_SUB_8NS_7TH 0x00000007
1814 
1815 //Timestamp 8th Sample Time Nanoseconds register
1816 #define KSZ9567_TS_SAMPLE8_TIME_NS_TS_SAMPLE_EDGE_8TH 0x40000000
1817 #define KSZ9567_TS_SAMPLE8_TIME_NS_TS_SAMPLE_TIME_NS_8TH 0x3FFFFFFF
1818 
1819 //Timestamp 8th Sample Time Seconds register
1820 #define KSZ9567_TS_SAMPLE8_TIME_S_TS_SAMPLE_TIME_S_8TH 0xFFFFFFFF
1821 
1822 //Timestamp 8th Sample Time Phase register
1823 #define KSZ9567_TS_SAMPLE8_TIME_PHASE_TS_SAMPLE_TIME_SUB_8NS_8TH 0x00000007
1824 
1825 //Port N Default Tag 0 register
1826 #define KSZ9567_PORTn_DEFAULT_TAG0_PCP 0xE0
1827 #define KSZ9567_PORTn_DEFAULT_TAG0_DEI 0x10
1828 #define KSZ9567_PORTn_DEFAULT_TAG0_VID_MSB 0x0F
1829 
1830 //Port N Default Tag 1 register
1831 #define KSZ9567_PORTn_DEFAULT_TAG1_VID_LSB 0xFF
1832 
1833 //Port N Interrupt Status register
1834 #define KSZ9567_PORTn_INT_STATUS_SGMII_AN_DONE 0x08
1835 #define KSZ9567_PORTn_INT_STATUS_PTP 0x04
1836 #define KSZ9567_PORTn_INT_STATUS_PHY 0x02
1837 #define KSZ9567_PORTn_INT_STATUS_ACL 0x01
1838 
1839 //Port N Interrupt Mask register
1840 #define KSZ9567_PORTn_INT_MASK_SGMII_AN_DONE 0x08
1841 #define KSZ9567_PORTn_INT_MASK_PTP 0x04
1842 #define KSZ9567_PORTn_INT_MASK_PHY 0x02
1843 #define KSZ9567_PORTn_INT_MASK_ACL 0x01
1844 
1845 //Port N Operation Control 0 register
1846 #define KSZ9567_PORTn_OP_CTRL0_LOCAL_LOOPBACK 0x80
1847 #define KSZ9567_PORTn_OP_CTRL0_REMOTE_LOOPBACK 0x40
1848 #define KSZ9567_PORTn_OP_CTRL0_TAIL_TAG_EN 0x04
1849 #define KSZ9567_PORTn_OP_CTRL0_TX_QUEUE_SPLIT_EN 0x03
1850 
1851 //Port N Status register
1852 #define KSZ9567_PORTn_STATUS_SPEED 0x18
1853 #define KSZ9567_PORTn_STATUS_SPEED_10MBPS 0x00
1854 #define KSZ9567_PORTn_STATUS_SPEED_100MBPS 0x08
1855 #define KSZ9567_PORTn_STATUS_SPEED_1000MBPS 0x10
1856 #define KSZ9567_PORTn_STATUS_DUPLEX 0x04
1857 #define KSZ9567_PORTn_STATUS_TX_FLOW_CTRL_EN 0x02
1858 #define KSZ9567_PORTn_STATUS_RX_FLOW_CTRL_EN 0x01
1859 
1860 //Port 7 SGMII Address register
1861 #define KSZ9567_PORT7_SGMII_ADDR_AUTO_INC_ENB 0x00800000
1862 #define KSZ9567_PORT7_SGMII_ADDR_SGMII_ADDR 0x001FFFFF
1863 
1864 //Port 7 SGMII Data register
1865 #define KSZ9567_PORT7_SGMII_DATA_SGMII_DATA 0xFFFF
1866 
1867 //XMII Port N Control 0 register
1868 #define KSZ9567_PORTn_XMII_CTRL0_DUPLEX 0x40
1869 #define KSZ9567_PORTn_XMII_CTRL0_TX_FLOW_CTRL_EN 0x20
1870 #define KSZ9567_PORTn_XMII_CTRL0_SPEED_10_100 0x10
1871 #define KSZ9567_PORTn_XMII_CTRL0_RX_FLOW_CTRL_EN 0x08
1872 
1873 //XMII Port N Control 1 register
1874 #define KSZ9567_PORTn_XMII_CTRL1_SPEED_1000 0x40
1875 #define KSZ9567_PORTn_XMII_CTRL1_RGMII_ID_IG 0x10
1876 #define KSZ9567_PORTn_XMII_CTRL1_RGMII_ID_EG 0x08
1877 #define KSZ9567_PORTn_XMII_CTRL1_MII_RMII_MODE 0x04
1878 #define KSZ9567_PORTn_XMII_CTRL1_IF_TYPE 0x03
1879 #define KSZ9567_PORTn_XMII_CTRL1_IF_TYPE_RGMII 0x00
1880 #define KSZ9567_PORTn_XMII_CTRL1_IF_TYPE_RMII 0x01
1881 #define KSZ9567_PORTn_XMII_CTRL1_IF_TYPE_MII 0x03
1882 
1883 //Port N MAC Control 0 register
1884 #define KSZ9567_PORTn_MAC_CTRL0_BCAST_STORM_PROTECT_EN 0x02
1885 
1886 //Port N MAC Control 1 register
1887 #define KSZ9567_PORTn_MAC_CTRL1_BACK_PRESSURE_EN 0x08
1888 #define KSZ9567_PORTn_MAC_CTRL1_PASS_ALL_FRAMES 0x01
1889 
1890 //Port N MIB Control and Status register
1891 #define KSZ9567_PORTn_MIB_CTRL_STAT_MIB_COUNTER_OVERFLOW 0x80000000
1892 #define KSZ9567_PORTn_MIB_CTRL_STAT_MIB_READ 0x02000000
1893 #define KSZ9567_PORTn_MIB_CTRL_STAT_MIB_FLUSH_FREEZE 0x01000000
1894 #define KSZ9567_PORTn_MIB_CTRL_STAT_MIB_INDEX 0x00FF0000
1895 #define KSZ9567_PORTn_MIB_CTRL_STAT_MIB_COUNTER_VALUE_35_32 0x0000000F
1896 
1897 //Port N MIB Data register
1898 #define KSZ9567_PORTn_MIB_DATA_MIB_COUNTER_VALUE_31_0 0xFFFFFFFF
1899 
1900 //Port N ACL Access Control 0 register
1901 #define KSZ9567_PORTn_ACL_ACCESS_CTRL0_WRITE_STATUS 0x40
1902 #define KSZ9567_PORTn_ACL_ACCESS_CTRL0_READ_STATUS 0x20
1903 #define KSZ9567_PORTn_ACL_ACCESS_CTRL0_READ 0x00
1904 #define KSZ9567_PORTn_ACL_ACCESS_CTRL0_WRITE 0x10
1905 #define KSZ9567_PORTn_ACL_ACCESS_CTRL0_ACL_INDEX 0x0F
1906 
1907 //Port N Port Mirroring Control register
1908 #define KSZ9567_PORTn_MIRRORING_CTRL_RECEIVE_SNIFF 0x40
1909 #define KSZ9567_PORTn_MIRRORING_CTRL_TRANSMIT_SNIFF 0x20
1910 #define KSZ9567_PORTn_MIRRORING_CTRL_SNIFFER_PORT 0x02
1911 
1912 //Port N Authentication Control register
1913 #define KSZ9567_PORTn_AUTH_CTRL_ACL_EN 0x04
1914 #define KSZ9567_PORTn_AUTH_CTRL_AUTH_MODE 0x03
1915 #define KSZ9567_PORTn_AUTH_CTRL_AUTH_MODE_PASS 0x00
1916 #define KSZ9567_PORTn_AUTH_CTRL_AUTH_MODE_BLOCK 0x01
1917 #define KSZ9567_PORTn_AUTH_CTRL_AUTH_MODE_TRAP 0x02
1918 
1919 //Port N Pointer register
1920 #define KSZ9567_PORTn_PTR_PORT_INDEX 0x00070000
1921 #define KSZ9567_PORTn_PTR_QUEUE_PTR 0x00000003
1922 
1923 //Port N Control 1 register
1924 #define KSZ9567_PORTn_CTRL1_PORT_VLAN_MEMBERSHIP 0x0000007F
1925 #define KSZ9567_PORTn_CTRL1_PORT7_VLAN_MEMBERSHIP 0x00000040
1926 #define KSZ9567_PORTn_CTRL1_PORT6_VLAN_MEMBERSHIP 0x00000020
1927 #define KSZ9567_PORTn_CTRL1_PORT5_VLAN_MEMBERSHIP 0x00000010
1928 #define KSZ9567_PORTn_CTRL1_PORT4_VLAN_MEMBERSHIP 0x00000008
1929 #define KSZ9567_PORTn_CTRL1_PORT3_VLAN_MEMBERSHIP 0x00000004
1930 #define KSZ9567_PORTn_CTRL1_PORT2_VLAN_MEMBERSHIP 0x00000002
1931 #define KSZ9567_PORTn_CTRL1_PORT1_VLAN_MEMBERSHIP 0x00000001
1932 
1933 //Port N Control 2 register
1934 #define KSZ9567_PORTn_CTRL2_NULL_VID_LOOKUP_EN 0x80
1935 #define KSZ9567_PORTn_CTRL2_INGRESS_VLAN_FILT 0x40
1936 #define KSZ9567_PORTn_CTRL2_DISCARD_NON_PVID_PKT 0x20
1937 #define KSZ9567_PORTn_CTRL2_802_1X_EN 0x10
1938 #define KSZ9567_PORTn_CTRL2_SELF_ADDR_FILT 0x08
1939 
1940 //Port N MSTP Pointer register
1941 #define KSZ9567_PORTn_MSTP_PTR_MSTP_PTR 0x07
1942 
1943 //Port N MSTP State register
1944 #define KSZ9567_PORTn_MSTP_STATE_TRANSMIT_EN 0x04
1945 #define KSZ9567_PORTn_MSTP_STATE_RECEIVE_EN 0x02
1946 #define KSZ9567_PORTn_MSTP_STATE_LEARNING_DIS 0x01
1947 
1948 //Port N PTP Asymmetry Correction register
1949 #define KSZ9567_PORTn_PTP_ASYM_CORRECTION_PTP_ASYM_COR_SIGN 0x8000
1950 #define KSZ9567_PORTn_PTP_ASYM_CORRECTION_PTP_ASYM_COR 0x7FFF
1951 
1952 //Port N PTP Timestamp Interrupt Status register
1953 #define KSZ9567_PORTn_PTP_TS_INT_STAT_TS_SYNC_INT_STATUS 0x8000
1954 #define KSZ9567_PORTn_PTP_TS_INT_STAT_TS_PDLY_REQ_INT_STATUS 0x4000
1955 #define KSZ9567_PORTn_PTP_TS_INT_STAT_TS_PDLY_RESP_INT_STATUS 0x2000
1956 
1957 //Port N PTP Timestamp Interrupt Enable register
1958 #define KSZ9567_PORTn_PTP_TS_INT_EN_TS_SYNC_INT_ENB 0x8000
1959 #define KSZ9567_PORTn_PTP_TS_INT_EN_TS_PDLY_REQ_INT_ENB 0x4000
1960 #define KSZ9567_PORTn_PTP_TS_INT_EN_TS_PDLY_RESP_INT_ENB 0x2000
1961 
1962 //C++ guard
1963 #ifdef __cplusplus
1964 extern "C" {
1965 #endif
1966 
1967 //KSZ9567 Ethernet switch driver
1968 extern const SwitchDriver ksz9567SwitchDriver;
1969 
1970 //KSZ9567 related functions
1971 error_t ksz9567Init(NetInterface *interface);
1972 void ksz9567InitHook(NetInterface *interface);
1973 
1974 void ksz9567Tick(NetInterface *interface);
1975 
1976 void ksz9567EnableIrq(NetInterface *interface);
1977 void ksz9567DisableIrq(NetInterface *interface);
1978 
1979 void ksz9567EventHandler(NetInterface *interface);
1980 
1981 error_t ksz9567TagFrame(NetInterface *interface, NetBuffer *buffer,
1982  size_t *offset, NetTxAncillary *ancillary);
1983 
1984 error_t ksz9567UntagFrame(NetInterface *interface, uint8_t **frame,
1985  size_t *length, NetRxAncillary *ancillary);
1986 
1987 bool_t ksz9567GetLinkState(NetInterface *interface, uint8_t port);
1988 uint32_t ksz9567GetLinkSpeed(NetInterface *interface, uint8_t port);
1990 
1992 uint32_t ksz9567GetPort7LinkSpeed(NetInterface *interface);
1994 
1995 void ksz9567SetPortState(NetInterface *interface, uint8_t port,
1996  SwitchPortState state);
1997 
1999 
2000 void ksz9567SetAgingTime(NetInterface *interface, uint32_t agingTime);
2001 
2002 void ksz9567EnableIgmpSnooping(NetInterface *interface, bool_t enable);
2003 void ksz9567EnableMldSnooping(NetInterface *interface, bool_t enable);
2004 void ksz9567EnableRsvdMcastTable(NetInterface *interface, bool_t enable);
2005 
2007  const SwitchFdbEntry *entry);
2008 
2010  const SwitchFdbEntry *entry);
2011 
2013  SwitchFdbEntry *entry);
2014 
2015 void ksz9567FlushStaticFdbTable(NetInterface *interface);
2016 
2018  SwitchFdbEntry *entry);
2019 
2020 void ksz9567FlushDynamicFdbTable(NetInterface *interface, uint8_t port);
2021 
2023  bool_t enable, uint32_t forwardPorts);
2024 
2025 void ksz9567WritePhyReg(NetInterface *interface, uint8_t port,
2026  uint8_t address, uint16_t data);
2027 
2028 uint16_t ksz9567ReadPhyReg(NetInterface *interface, uint8_t port,
2029  uint8_t address);
2030 
2031 void ksz9567DumpPhyReg(NetInterface *interface, uint8_t port);
2032 
2033 void ksz9567WriteMmdReg(NetInterface *interface, uint8_t port,
2034  uint8_t devAddr, uint16_t regAddr, uint16_t data);
2035 
2036 uint16_t ksz9567ReadMmdReg(NetInterface *interface, uint8_t port,
2037  uint8_t devAddr, uint16_t regAddr);
2038 
2039 void ksz9567WriteSgmiiReg(NetInterface *interface, uint32_t address,
2040  uint16_t data);
2041 
2042 uint16_t ksz9567ReadSgmiiReg(NetInterface *interface, uint32_t address);
2043 
2044 void ksz9567WriteSwitchReg8(NetInterface *interface, uint16_t address,
2045  uint8_t data);
2046 
2047 uint8_t ksz9567ReadSwitchReg8(NetInterface *interface, uint16_t address);
2048 
2049 void ksz9567WriteSwitchReg16(NetInterface *interface, uint16_t address,
2050  uint16_t data);
2051 
2052 uint16_t ksz9567ReadSwitchReg16(NetInterface *interface, uint16_t address);
2053 
2054 void ksz9567WriteSwitchReg32(NetInterface *interface, uint16_t address,
2055  uint32_t data);
2056 
2057 uint32_t ksz9567ReadSwitchReg32(NetInterface *interface, uint16_t address);
2058 
2059 //C++ guard
2060 #ifdef __cplusplus
2061 }
2062 #endif
2063 
2064 #endif
void ksz9567FlushDynamicFdbTable(NetInterface *interface, uint8_t port)
Flush dynamic MAC table.
int bool_t
Definition: compiler_port.h:63
uint8_t ksz9567ReadSwitchReg8(NetInterface *interface, uint16_t address)
Read switch register (8 bits)
void ksz9567FlushStaticFdbTable(NetInterface *interface)
Flush static MAC table.
const SwitchDriver ksz9567SwitchDriver
KSZ9567 Ethernet switch driver.
Structure describing a buffer that spans multiple chunks.
Definition: net_mem.h:89
error_t ksz9567GetDynamicFdbEntry(NetInterface *interface, uint_t index, SwitchFdbEntry *entry)
Read an entry from the dynamic MAC table.
uint8_t data[]
Definition: ethernet.h:224
NicDuplexMode ksz9567GetDuplexMode(NetInterface *interface, uint8_t port)
Get duplex mode.
error_t ksz9567AddStaticFdbEntry(NetInterface *interface, const SwitchFdbEntry *entry)
Add a new entry to the static MAC table.
void ksz9567WriteSwitchReg16(NetInterface *interface, uint16_t address, uint16_t data)
Write switch register (16 bits)
bool_t ksz9567GetLinkState(NetInterface *interface, uint8_t port)
Get link state.
bool_t ksz9567GetPort7LinkState(NetInterface *interface)
Get port 7 link state.
uint32_t ksz9567GetLinkSpeed(NetInterface *interface, uint8_t port)
Get link speed.
error_t ksz9567GetStaticFdbEntry(NetInterface *interface, uint_t index, SwitchFdbEntry *entry)
Read an entry from the static MAC table.
error_t
Error codes.
Definition: error.h:43
void ksz9567DumpPhyReg(NetInterface *interface, uint8_t port)
Dump PHY registers for debugging purpose.
void ksz9567EventHandler(NetInterface *interface)
KSZ9567 event handler.
uint16_t ksz9567ReadSgmiiReg(NetInterface *interface, uint32_t address)
Read SGMII register.
#define NetRxAncillary
Definition: net_misc.h:40
#define NetInterface
Definition: net.h:40
void ksz9567WriteSwitchReg32(NetInterface *interface, uint16_t address, uint32_t data)
Write switch register (32 bits)
error_t ksz9567UntagFrame(NetInterface *interface, uint8_t **frame, size_t *length, NetRxAncillary *ancillary)
Decode tail tag from incoming Ethernet frame.
void ksz9567WritePhyReg(NetInterface *interface, uint8_t port, uint8_t address, uint16_t data)
Write PHY register.
void ksz9567InitHook(NetInterface *interface)
KSZ9567 custom configuration.
void ksz9567SetUnknownMcastFwdPorts(NetInterface *interface, bool_t enable, uint32_t forwardPorts)
Set forward ports for unknown multicast packets.
uint16_t ksz9567ReadMmdReg(NetInterface *interface, uint8_t port, uint8_t devAddr, uint16_t regAddr)
Read MMD register.
#define NetTxAncillary
Definition: net_misc.h:36
SwitchPortState
Switch port state.
Definition: nic.h:134
uint8_t length
Definition: tcp.h:375
SwitchPortState ksz9567GetPortState(NetInterface *interface, uint8_t port)
Get port state.
void ksz9567WriteSgmiiReg(NetInterface *interface, uint32_t address, uint16_t data)
Write SGMII register.
void ksz9567SetAgingTime(NetInterface *interface, uint32_t agingTime)
Set aging time for dynamic filtering entries.
uint32_t ksz9567ReadSwitchReg32(NetInterface *interface, uint16_t address)
Read switch register (32 bits)
error_t ksz9567Init(NetInterface *interface)
KSZ9567 Ethernet switch initialization.
uint16_t port
Definition: dns_common.h:270
uint16_t regAddr
error_t ksz9567DeleteStaticFdbEntry(NetInterface *interface, const SwitchFdbEntry *entry)
Remove an entry from the static MAC table.
Ethernet switch driver.
Definition: nic.h:325
void ksz9567WriteSwitchReg8(NetInterface *interface, uint16_t address, uint8_t data)
Write switch register (8 bits)
Ipv6Addr address[]
Definition: ipv6.h:345
void ksz9567Tick(NetInterface *interface)
KSZ9567 timer handler.
NicDuplexMode
Duplex mode.
Definition: nic.h:122
Network interface controller abstraction layer.
void ksz9567EnableRsvdMcastTable(NetInterface *interface, bool_t enable)
Enable reserved multicast table.
uint16_t ksz9567ReadPhyReg(NetInterface *interface, uint8_t port, uint8_t address)
Read PHY register.
void ksz9567WriteMmdReg(NetInterface *interface, uint8_t port, uint8_t devAddr, uint16_t regAddr, uint16_t data)
Write MMD register.
NicDuplexMode ksz9567GetPort7DuplexMode(NetInterface *interface)
Get port 7 duplex mode.
uint16_t ksz9567ReadSwitchReg16(NetInterface *interface, uint16_t address)
Read switch register (16 bits)
void ksz9567EnableIgmpSnooping(NetInterface *interface, bool_t enable)
Enable IGMP snooping.
void ksz9567DisableIrq(NetInterface *interface)
Disable interrupts.
unsigned int uint_t
Definition: compiler_port.h:57
void ksz9567SetPortState(NetInterface *interface, uint8_t port, SwitchPortState state)
Set port state.
error_t ksz9567TagFrame(NetInterface *interface, NetBuffer *buffer, size_t *offset, NetTxAncillary *ancillary)
Add tail tag to Ethernet frame.
void ksz9567EnableIrq(NetInterface *interface)
Enable interrupts.
uint32_t ksz9567GetPort7LinkSpeed(NetInterface *interface)
Get port 7 link speed.
void ksz9567EnableMldSnooping(NetInterface *interface, bool_t enable)
Enable MLD snooping.
Forwarding database entry.
Definition: nic.h:149