s32k344_eth_driver.h
Go to the documentation of this file.
1 /**
2  * @file s32k344_eth_driver.h
3  * @brief NXP S32K344 Ethernet MAC driver
4  *
5  * @section License
6  *
7  * SPDX-License-Identifier: GPL-2.0-or-later
8  *
9  * Copyright (C) 2010-2026 Oryx Embedded SARL. All rights reserved.
10  *
11  * This file is part of CycloneTCP Open.
12  *
13  * This program is free software; you can redistribute it and/or
14  * modify it under the terms of the GNU General Public License
15  * as published by the Free Software Foundation; either version 2
16  * of the License, or (at your option) any later version.
17  *
18  * This program is distributed in the hope that it will be useful,
19  * but WITHOUT ANY WARRANTY; without even the implied warranty of
20  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21  * GNU General Public License for more details.
22  *
23  * You should have received a copy of the GNU General Public License
24  * along with this program; if not, write to the Free Software Foundation,
25  * Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
26  *
27  * @author Oryx Embedded SARL (www.oryx-embedded.com)
28  * @version 2.6.0
29  **/
30 
31 #ifndef _S32K344_ETH_DRIVER_H
32 #define _S32K344_ETH_DRIVER_H
33 
34 //Dependencies
35 #include "core/nic.h"
36 
37 //Number of TX buffers
38 #ifndef S32K344_ETH_TX_BUFFER_COUNT
39  #define S32K344_ETH_TX_BUFFER_COUNT 3
40 #elif (S32K344_ETH_TX_BUFFER_COUNT < 1)
41  #error S32K344_ETH_TX_BUFFER_COUNT parameter is not valid
42 #endif
43 
44 //TX buffer size
45 #ifndef S32K344_ETH_TX_BUFFER_SIZE
46  #define S32K344_ETH_TX_BUFFER_SIZE 1536
47 #elif (S32K344_ETH_TX_BUFFER_SIZE != 1536)
48  #error S32K344_ETH_TX_BUFFER_SIZE parameter is not valid
49 #endif
50 
51 //Number of RX buffers
52 #ifndef S32K344_ETH_RX_BUFFER_COUNT
53  #define S32K344_ETH_RX_BUFFER_COUNT 6
54 #elif (S32K344_ETH_RX_BUFFER_COUNT < 1)
55  #error S32K344_ETH_RX_BUFFER_COUNT parameter is not valid
56 #endif
57 
58 //RX buffer size
59 #ifndef S32K344_ETH_RX_BUFFER_SIZE
60  #define S32K344_ETH_RX_BUFFER_SIZE 1536
61 #elif (S32K344_ETH_RX_BUFFER_SIZE != 1536)
62  #error S32K344_ETH_RX_BUFFER_SIZE parameter is not valid
63 #endif
64 
65 //Interrupt priority grouping
66 #ifndef S32K344_ETH_IRQ_PRIORITY_GROUPING
67  #define S32K344_ETH_IRQ_PRIORITY_GROUPING 3
68 #elif (S32K344_ETH_IRQ_PRIORITY_GROUPING < 0)
69  #error S32K344_ETH_IRQ_PRIORITY_GROUPING parameter is not valid
70 #endif
71 
72 //Ethernet interrupt group priority
73 #ifndef S32K344_ETH_IRQ_GROUP_PRIORITY
74  #define S32K344_ETH_IRQ_GROUP_PRIORITY 12
75 #elif (S32K344_ETH_IRQ_GROUP_PRIORITY < 0)
76  #error S32K344_ETH_IRQ_GROUP_PRIORITY parameter is not valid
77 #endif
78 
79 //Ethernet interrupt subpriority
80 #ifndef S32K344_ETH_IRQ_SUB_PRIORITY
81  #define S32K344_ETH_IRQ_SUB_PRIORITY 0
82 #elif (S32K344_ETH_IRQ_SUB_PRIORITY < 0)
83  #error S32K344_ETH_IRQ_SUB_PRIORITY parameter is not valid
84 #endif
85 
86 //Name of the section where to place DMA buffers
87 #ifndef S32K344_ETH_RAM_SECTION
88  #define S32K344_ETH_RAM_SECTION "NonCacheable"
89 #endif
90 
91 //Remap address for DMA engine
92 #ifndef S32K344_ETH_REMAP_ADDR
93  #define S32K344_ETH_REMAP_ADDR(addr) \
94  ((uint32_t) (addr) >= 0x20000000U && (uint32_t) (addr) <= 0x2001FFFFU) ? \
95  ((uint32_t) (addr) + 0x01000000U) : ((uint32_t) (addr))
96 #endif
97 
98 //Transmit normal descriptor (read format)
99 #define EMAC_TDES0_BUF1AP 0xFFFFFFFF
100 #define EMAC_TDES1_BUF2AP 0xFFFFFFFF
101 #define EMAC_TDES2_IOC 0x80000000
102 #define EMAC_TDES2_TTSE 0x40000000
103 #define EMAC_TDES2_B2L 0x3FFF0000
104 #define EMAC_TDES2_VTIR 0x0000C000
105 #define EMAC_TDES2_B1L 0x00003FFF
106 #define EMAC_TDES3_OWN 0x80000000
107 #define EMAC_TDES3_CTXT 0x40000000
108 #define EMAC_TDES3_FD 0x20000000
109 #define EMAC_TDES3_LD 0x10000000
110 #define EMAC_TDES3_CPC 0x0C000000
111 #define EMAC_TDES3_SAIC 0x03800000
112 #define EMAC_TDES3_SLOTNUM_THL 0x00780000
113 #define EMAC_TDES3_TSE 0x00040000
114 #define EMAC_TDES3_CIC 0x00030000
115 #define EMAC_TDES3_FL 0x00007FFF
116 #define EMAC_TDES3_TPL 0w0003FFFF
117 
118 //Transmit normal descriptor (write-back format)
119 #define EMAC_TDES0_TTSL 0xFFFFFFFF
120 #define EMAC_TDES1_TTSH 0xFFFFFFFF
121 #define EMAC_TDES3_OWN 0x80000000
122 #define EMAC_TDES3_CTXT 0x40000000
123 #define EMAC_TDES3_FD 0x20000000
124 #define EMAC_TDES3_LD 0x10000000
125 #define EMAC_TDES3_TTSS 0x00020000
126 #define EMAC_TDES3_ES 0x00008000
127 #define EMAC_TDES3_JT 0x00004000
128 #define EMAC_TDES3_FF 0x00002000
129 #define EMAC_TDES3_PCE 0x00001000
130 #define EMAC_TDES3_LOC 0x00000800
131 #define EMAC_TDES3_NC 0x00000400
132 #define EMAC_TDES3_LC 0x00000200
133 #define EMAC_TDES3_EC 0x00000100
134 #define EMAC_TDES3_CC 0x000000F0
135 #define EMAC_TDES3_ED 0x00000008
136 #define EMAC_TDES3_UF 0x00000004
137 #define EMAC_TDES3_DB 0x00000002
138 #define EMAC_TDES3_IHE 0x00000001
139 
140 //Transmit context descriptor
141 #define EMAC_TDES0_TTSL 0xFFFFFFFF
142 #define EMAC_TDES1_TTSH 0xFFFFFFFF
143 #define EMAC_TDES2_IVT 0xFFFF0000
144 #define EMAC_TDES2_MSS 0x00003FFF
145 #define EMAC_TDES3_OWN 0x80000000
146 #define EMAC_TDES3_CTXT 0x40000000
147 #define EMAC_TDES3_OSTC 0x08000000
148 #define EMAC_TDES3_TCMSSV 0x04000000
149 #define EMAC_TDES3_CDE 0x00800000
150 #define EMAC_TDES3_IVLTV 0x00020000
151 #define EMAC_TDES3_VLTV 0x00010000
152 #define EMAC_TDES3_VT 0x0000FFFF
153 
154 //Receive normal descriptor (read format)
155 #define EMAC_RDES0_BUF1AP 0xFFFFFFFF
156 #define EMAC_RDES2_BUF2AP 0xFFFFFFFF
157 #define EMAC_RDES3_OWN 0x80000000
158 #define EMAC_RDES3_IOC 0x40000000
159 #define EMAC_RDES3_BUF2V 0x02000000
160 #define EMAC_RDES3_BUF1V 0x01000000
161 
162 //Receive normal descriptor (write-back format)
163 #define EMAC_RDES0_IVT 0xFFFF0000
164 #define EMAC_RDES0_OVT 0x0000FFFF
165 #define EMAC_RDES1_OPC 0xFFFF0000
166 #define EMAC_RDES1_TD 0x00008000
167 #define EMAC_RDES1_TSA 0x00004000
168 #define EMAC_RDES1_PV 0x00002000
169 #define EMAC_RDES1_PFT 0x00001000
170 #define EMAC_RDES1_PMT 0x00000F00
171 #define EMAC_RDES1_IPCE 0x00000080
172 #define EMAC_RDES1_IPCB 0x00000040
173 #define EMAC_RDES1_IPV6 0x00000020
174 #define EMAC_RDES1_IPV4 0x00000010
175 #define EMAC_RDES1_IPHE 0x00000008
176 #define EMAC_RDES1_PT 0x00000007
177 #define EMAC_RDES2_L3L4FM 0xE0000000
178 #define EMAC_RDES2_L4FM 0x10000000
179 #define EMAC_RDES2_L3FM 0x08000000
180 #define EMAC_RDES2_MADRM 0x07F80000
181 #define EMAC_RDES2_HF 0x00040000
182 #define EMAC_RDES2_DAF 0x00020000
183 #define EMAC_RDES2_SAF 0x00010000
184 #define EMAC_RDES2_OTS 0x00008000
185 #define EMAC_RDES2_ITS 0x00004000
186 #define EMAC_RDES2_ARPRN 0x00000400
187 #define EMAC_RDES2_HL 0x000003FF
188 #define EMAC_RDES3_OWN 0x80000000
189 #define EMAC_RDES3_CTXT 0x40000000
190 #define EMAC_RDES3_FD 0x20000000
191 #define EMAC_RDES3_LD 0x10000000
192 #define EMAC_RDES3_RS2V 0x08000000
193 #define EMAC_RDES3_RS1V 0x04000000
194 #define EMAC_RDES3_RS0V 0x02000000
195 #define EMAC_RDES3_CE 0x01000000
196 #define EMAC_RDES3_GP 0x00800000
197 #define EMAC_RDES3_RWT 0x00400000
198 #define EMAC_RDES3_OE 0x00200000
199 #define EMAC_RDES3_RE 0x00100000
200 #define EMAC_RDES3_DE 0x00080000
201 #define EMAC_RDES3_LT 0x00070000
202 #define EMAC_RDES3_ES 0x00008000
203 #define EMAC_RDES3_PL 0x00007FFF
204 
205 //Receive context descriptor
206 #define EMAC_RDES0_RTSL 0xFFFFFFFF
207 #define EMAC_RDES1_RTSH 0xFFFFFFFF
208 #define EMAC_RDES3_OWN 0x80000000
209 #define EMAC_RDES3_CTXT 0x40000000
210 
211 //C++ guard
212 #ifdef __cplusplus
213 extern "C" {
214 #endif
215 
216 
217 /**
218  * @brief Transmit descriptor
219  **/
220 
221 typedef struct
222 {
223  uint32_t tdes0;
224  uint32_t tdes1;
225  uint32_t tdes2;
226  uint32_t tdes3;
228 
229 
230 /**
231  * @brief Receive descriptor
232  **/
233 
234 typedef struct
235 {
236  uint32_t rdes0;
237  uint32_t rdes1;
238  uint32_t rdes2;
239  uint32_t rdes3;
241 
242 
243 //S32K344 Ethernet MAC driver
244 extern const NicDriver s32k344EthDriver;
245 
246 //S32K344 Ethernet MAC related functions
248 void s32k344EthInitGpio(NetInterface *interface);
249 void s32k344EthInitRmiiClock(void);
250 void s32k344EthInitDmaDesc(NetInterface *interface);
251 
252 void s32k344EthTick(NetInterface *interface);
253 
254 void s32k344EthEnableIrq(NetInterface *interface);
255 void s32k344EthDisableIrq(NetInterface *interface);
256 void s32k344EthEventHandler(NetInterface *interface);
257 
259  const NetBuffer *buffer, size_t offset, NetTxAncillary *ancillary);
260 
262 
265 
266 void s32k344EthWritePhyReg(uint8_t opcode, uint8_t phyAddr,
267  uint8_t regAddr, uint16_t data);
268 
269 uint16_t s32k344EthReadPhyReg(uint8_t opcode, uint8_t phyAddr,
270  uint8_t regAddr);
271 
272 uint32_t s32k344EthCalcCrc(const void *data, size_t length);
273 
274 //C++ guard
275 #ifdef __cplusplus
276 }
277 #endif
278 
279 #endif
uint8_t opcode
Definition: dns_common.h:191
void s32k344EthEnableIrq(NetInterface *interface)
Enable interrupts.
Structure describing a buffer that spans multiple chunks.
Definition: net_mem.h:89
uint8_t data[]
Definition: ethernet.h:224
void s32k344EthWritePhyReg(uint8_t opcode, uint8_t phyAddr, uint8_t regAddr, uint16_t data)
Write PHY register.
error_t s32k344EthReceivePacket(NetInterface *interface)
Receive a packet.
void s32k344EthInitGpio(NetInterface *interface)
GPIO configuration.
void s32k344EthInitDmaDesc(NetInterface *interface)
Initialize DMA descriptor lists.
uint32_t s32k344EthCalcCrc(const void *data, size_t length)
CRC calculation.
uint16_t s32k344EthReadPhyReg(uint8_t opcode, uint8_t phyAddr, uint8_t regAddr)
Read PHY register.
const NicDriver s32k344EthDriver
S32K344 Ethernet MAC driver.
void s32k344EthEventHandler(NetInterface *interface)
S32K344 Ethernet MAC event handler.
error_t
Error codes.
Definition: error.h:43
error_t s32k344EthUpdateMacConfig(NetInterface *interface)
Adjust MAC configuration parameters for proper operation.
#define NetInterface
Definition: net.h:40
#define NetTxAncillary
Definition: net_misc.h:36
uint8_t length
Definition: tcp.h:375
Transmit descriptor.
error_t s32k344EthInit(NetInterface *interface)
S32K344 Ethernet MAC initialization.
uint16_t regAddr
Network interface controller abstraction layer.
Receive descriptor.
void s32k344EthTick(NetInterface *interface)
S32K344 Ethernet MAC timer handler.
error_t s32k344EthUpdateMacAddrFilter(NetInterface *interface)
Configure MAC address filtering.
error_t s32k344EthSendPacket(NetInterface *interface, const NetBuffer *buffer, size_t offset, NetTxAncillary *ancillary)
Send a packet.
NIC driver.
Definition: nic.h:286
void s32k344EthInitRmiiClock(void)
RMII clock configuration.
void s32k344EthDisableIrq(NetInterface *interface)
Disable interrupts.